



#### 文/杨德印

DS1825 是美国美信公司推出的数 字温度传感器芯片,该芯片测温范围 为-55℃~+125℃,在-10℃~+85℃ 温度范围内测量精度为±0.5℃。测温 时可由用户选择9~12位温度分辨率, 并可由用户在芯片内进行高、低温报警 门限的非易失编程。当微处理器按照软 件设定的周期读取芯片数据时,芯片可 在最长750ms时间内将测量温度转换为 12位数字信号 (若采用9位分辨率则为 93.75ms)。 当测量温度超过报警门限 时,芯片会设立一个标志位,微处理器 根据报警搜索命令读取该标志位后,按 程序设定作出适当的处置。DS1825作 为从器件,通过一条总线与主机(微处 理器)通信,该总线是生产厂商注册有 知识产权的一种专有通信模式,与主机 的通信只需要一条数据线(当然要有地 线配合)。另外, DS1825 除了可由 Vpp 端供电外,还能直接从数据总线上获取 寄生工作电源,使用寄生电源时将Vpp 端接地。这种供电模式可使 PCB 设计 更趋简化,芯片无须外围元件,应用电 路简洁的优势发挥得淋漓尽致。 DS1825 采用8引脚 μ SOP 封装, 工作 电源范围为3.0~3.7V。引脚排列及名 称见图 1,引 能说明  $\vert$   $\rm{V}_{\rm{DC}}$ **EXERCATION CONTRACT CO** 



·:

与制作《无论》Application Critics

…F

温度传感器。同时,该芯片具有AD0~ AD3 共4 条地址线,可以识别系统中 16个特定的温度传感器,缩小了查表 范围,并可确定其物理位置。这在总 线上具有16个以内的器件时非常方 i<br>S



DS1825的具体应用电路见图2和 图3,分别由 $V_{\rm pn}$ 和总线供电。总线与 电源端应连接一个数千欧上拉电阻。 由于芯片的静态电流仅 500nA, 激活 电流(测温数据 A/D 转换或向片内 ROM读写数据时)典型值为0.65mA, 而激活的器件最多为一个,所以选用 千欧级的上拉电阻在技术上是合理的。 当系统总线连接的器件较多,且由总





,可考虑选有源器件<br>, 上拉电阻。

DS1825可广泛应用于计算机/服 务器、温度敏感系统、医疗仪器、便 携式应用及温度测试设备等。

54

# 可寻址1-Wire温度传感器 大大简化多传感器应用

DS1825大大降低了多点温度检测应用的复杂度。器件带有四个专用地址引脚,每个引脚可设置为GND或DQ, 用于确定DS1825的位置。只需简单读取配置寄存器即可轻松获得每个DS1825的位置。



- 在-10°C至+85°C温度范围内保持 ±0.5°C精度
- 用户可选择9至12位分辨率
- 带有EEPROM,提供过热报警功能
- 用户可编程触发门限
- 微型8引脚µSOP封装

# 仅占用一条**μ**P口线的微型温度传感器

# 简单、可直接提供周期、频率或定时输出的数字接口

MAX6575/MAX6576/MAX6577系列温度传感器通过单条控制线将温度信息传送给µP。这些器件在室温(+25°C) 下具有±0.8°C精度(最大±3°C)。器件工作在2.7V至5.5V电源电压,采用微型6引脚SOT23封装。



#### **www.maxim-ic.com**

### **FEATURES**

- -Unique 1-Wire<sup>®</sup> Interface Requires Only One Port Pin for Communication
- - Each Device has a Unique 64-Bit Serial Code Stored in an On-Board ROM
- - Multidrop Capability Simplifies Distributed Temperature-Sensing Applications
- - 4 Pin-Programmable Bits to Uniquely Identify Up to 16 Sensor Locations on a Bus
- -Requires No External Components
- - Can be Powered from Data Line. Power Supply Range: 3.0V to 3.7V
- - Measures Temperatures from -55°C to +125°C (-67°F to +257°F)
- -0.5-C Accuracy from -10°C to +85°C
- - Thermometer Resolution is User-Selectable from 9 to 12 Bits
- - Converts Temperature to 12-Bit Digital Word in 750ms (max)
- -User-Definable (NV) Alarm Settings
- - Alarm Search Command Identifies and Addresses Devices Whose Temperature is Outside of Programmed Limits (Temperature Alarm Condition)
- -Available in 8-Pin  $\mu$ SOP Package
- -Software Compatible with the DS1822

*1-Wire is a registered trademark of Dallas Semiconductor.* 

### **PIN ASSIGNMENT**



### **PIN DESCRIPTION**



# **APPLICATIONS**

Thermostatic Controls Industrial Systems Consumer Products **Thermometers** Thermally-Sensitive Systems

# **DESCRIPTION**

The DS1825 digital thermometer provides 9 to 12-bit centigrade temperature measurements and has an alarm function with NV user-programmable upper and lower trigger points. The DS1825 communicates over a 1-Wire bus that by definition requires only one data line (and ground) for communication with a central microprocessor. It has an operating temperature range of -55°C to +125°C and is accurate to  $\pm 0.5^{\circ}$ C over the range of -10°C to +85°C. In addition, the DS1825 can derive power directly from the data line ("parasite power"), eliminating the need for an external power supply.

# **ORDERING INFORMATION**



Note 1: Additionally, a "+" symbol will be marked on the package.

#### **DESCRIPTION (cont.)**

Each DS1825 has a unique 64-bit serial code, which allows multiple DS1825s to function on the same 1-Wire bus; thus, it is simple to use one microprocessor to control many DS1825s distributed over a large area. In addition, the 4-bit location address can be used to identify specific temperature sensors in the system without requiring a wide lookup table. Applications that can benefit from this feature include HVAC environmental controls, temperature monitoring systems inside buildings, equipment or machinery, and process monitoring and control systems.

#### **ABSOLUTE MAXIMUM RATINGS\***



*These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.* 



#### **NOTES:**

1. All voltages are referenced to ground.

2. The Pullup Supply Voltage specification assumes that the pullup device is ideal, and therefore the high level of the pullup is equal to V<sub>PU</sub>. In order to meet the  $V_{\text{IH}}$  spec of the DS1825, the actual supply rail for the strong pullup transistor must include margin for the voltage drop across the transistor when it is turned on; thus:  $V_{PU\_ACTUAL} = V_{PU\_IDEAL} + V_{TRANSISTOR}$ .

- 3. See typical performance curve in Figure 18
- 4. Logic low voltages are specified at a sink current of 4mA.
- 5. To guarantee a presence pulse under low voltage parasite power conditions,  $V_{ILMAX}$  may have to be reduced to as low as 0.5V.
- 6. Logic high voltages are specified at a source current of 1mA.
- 7. Standby current specified up to 70°C. Standby current typically is  $3\mu$ A at 125°C.
- 8. To minimize  $I_{\text{DDS}}$ , DQ should be within the following ranges: GND  $\leq$  DQ  $\leq$  GND + 0.3V or V<sub>DD</sub> 0.3V  $\leq$  DQ  $\leq$  V<sub>DD</sub>.
- 9. Active current refers to supply current during active temperature conversions or EEPROM writes.
- 10. DQ line is high ("hi-Z" state).
- 11. Drift data is based on a 1000 hour stress test at 125°C.
- 12. Inputs AD0-AD3 must be tied either High or Low. A "Low" is a connection to the GND terminal. A "High" connection varies with usage of the DS1825. When connected as a parasite powered sensor, a connection to DQ is considered a High. When powered through the  $V_{DD}$ pin, a connection to  $V_{DD}$  is a High. If left floating, the input values are indeterminate and may be either logical "0" or logical "1." See Figures 20 and 21 for details. When optional programming resistors are used, their maximum values are  $10,000\Omega$ .

# **AC ELECTRICAL CHARACTERISTICS: NV MEMORY**



# **AC ELECTRICAL CHARACTERISTICS**  $(-55^{\circ}C \text{ to } +125^{\circ}C; V_{DD} = 3.0V \text{ to } 3.7V)$



#### **NOTES:**

1. Refer to timing diagrams in Figure 18.<br>2. Under parasite power. if  $t_{\text{BSTI}} > 960 \text{u s}$ .

2. Under parasite power, if  $t_{RSTL} > 960 \mu s$ , a power on reset may occur.

# **Table 1. DETAILED PIN DESCRIPTIONS**



#### **OVERVIEW**

Figure 1 shows a block diagram of the DS1825, and pin descriptions are given in Table 1. The 64-bit ROM stores the device's unique serial code. The scratchpad memory contains the 2-byte temperature register that stores the digital output from the temperature sensor. In addition, the scratchpad provides access to the 1-byte upper and lower alarm trigger registers  $(T_H$  and  $T_L$ ), and the 1-byte configuration register. The configuration register allows the user to set the resolution of the temperature-to-digital conversion to 9, 10, 11, or 12 bits. It is also used for the hardwired address programmed by the AD0-AD3 pins. The  $T_H$ ,  $T_L$ , and configuration registers are NV (EEPROM), so they will retain data when the device is powered down.

The DS1825 uses Dallas' exclusive 1-Wire bus protocol that implements bus communication using one control signal. The control line requires a weak pullup resistor since all devices are linked to the bus through a 3-state or open-drain port (the DQ pin in the case of the DS1825). In this bus system, the microprocessor (the master device) identifies and addresses devices on the bus using each device's unique 64-bit code. Because each device has a unique code, the number of devices that can be addressed on one bus is virtually unlimited. The 1-Wire bus protocol, including detailed explanations of the commands and "time slots," is covered in the *1-Wire BUS SYSTEM* section of this data sheet.

Another feature of the DS1825 is the ability to operate without an external power supply. Power is instead supplied through the 1-Wire pullup resistor through the DQ pin when the bus is high. The high bus signal also charges an internal capacitor  $(C_{PP})$ , which then supplies power to the device when the bus is low. This method of deriving power from the 1-Wire bus is referred to as "parasite power." As an alternative, the DS1825 can also be powered by an external supply on  $V_{DD}$ .



#### **Figure 1. DS1825 BLOCK DIAGRAM**

#### **OPERATIONMEASURING TEMPERATURE**

The core functionality of the DS1825 is its direct-to-digital temperature sensor. The resolution of the temperature sensor is user-configurable to 9, 10, 11, or 12 bits, corresponding to increments of 0.5°C, 0.25°C, 0.125°C, and 0.0625-C, respectively. The default resolution at power-up is 12-bit. The DS1825 powers-up in a low-power idle state; to initiate a temperature measurement and A-to-D conversion, the master must issue a Convert T [44h] command. Following the conversion, the resulting thermal data is stored in the 12-bit temperature register in the scratchpad memory and the DS1825 returns to its idle state. If the DS1825 is powered by an external supply, the master can issue "read time slots" (see the *1-Wire BUS SYSTEM* section) after the Convert T command and the DS1825 will respond by transmitting 0 while the temperature conversion is in progress and 1 when the conversion is done. If the DS1825 is powered with parasite power, this notification technique cannot be used since the bus must be pulled high by a strong pullup during the entire temperature conversion. The bus requirements for parasite power are explained in detail in the *POWERING THE DS1825* section of this data sheet.

The DS1825 output temperature data is calibrated in degrees centigrade; for Fahrenheit applications, a lookup table or conversion routine must be used. The temperature data is stored as a 16-bit sign-extended two's complement number in the temperature register (see Figure 2). The sign bits (S) indicate if the temperature is positive or negative: for positive numbers  $S = 0$  and for negative numbers  $S = 1$ . If the DS1825 is configured for 12bit resolution, all bits in the temperature register will contain valid data. For 11-bit resolution, bit 0 is undefined. For 10-bit resolution, bits 1 and 0 are undefined, and for 9-bit resolution bits 2, 1 and 0 are undefined. Table 3 gives examples of digital output data and the corresponding temperature reading for 12-bit resolution conversions.



#### **Figure 2. TEMPERATURE REGISTER FORMAT**

# **Table 3. TEMPERATURE/DATA RELATIONSHIP**



\*The power-on reset value of the temperature register is +85°C

#### **OPERATIONALARM SIGNALING**

After the DS1825 performs a temperature conversion, the temperature value is compared to the user-defined two's complement alarm trigger values stored in the 1-byte  $T_H$  and  $T_L$  registers (see Figure 3). The sign bit (S) indicates if the value is positive or negative: for positive numbers  $S = 0$  and for negative numbers  $S = 1$ . The T<sub>H</sub> and T<sub>L</sub> registers are NV (EEPROM) so they will retain data when the device is powered down.  $T_H$  and  $T_L$  can be accessed through bytes 2 and 3 of the scratchpad as explained in the *MEMORY* section of this data sheet.

# **Figure 3. TH AND TL REGISTER FORMAT**



Only bits 11 through 4 of the temperature register are used in the T<sub>H</sub> and T<sub>L</sub> comparison since T<sub>H</sub> and T<sub>L</sub> are 8-bit registers. If the measured temperature is lower than or equal to  $T_L$  or higher than or equal to  $T_H$ , an alarm condition exists and an alarm flag is set inside the DS1825. This flag is updated after every temperature measurement; therefore, if the alarm condition goes away, the flag will be turned off after the next temperature conversion.

The master device can check the alarm flag status of all DS1825s on the bus by issuing an Alarm Search [ECh] command. Any DS1825s with a set alarm flag will respond to the command, so the master can determine exactly which DS1825s have experienced an alarm condition. If an alarm condition exists and the T<sub>H</sub> or T<sub>L</sub> settings have changed, another temperature conversion should be done to validate the alarm condition.

#### **POWERING THE DS1825**

The DS1825 can be powered by an external supply on the  $V_{DD}$  pin, or it can operate in "parasite power" mode, which allows the DS1825 to function without a local external supply. Parasite power is very useful for applications that require remote temperature sensing or that are very space constrained. Figure 1 shows the DS1825's parasite-power control circuitry, which "steals" power from the 1-Wire bus through the DQ pin when the bus is high. The stolen charge powers the DS1825 while the bus is high, and some of the charge is stored on the parasite power capacitor ( $C_{PP}$ ) to provide power when the bus is low. When the DS1825 is used in parasite power mode, the  $V_{DD}$  pin must be connected to ground.

In parasite power mode, the 1-Wire bus and  $C_{PP}$  can provide sufficient current to the DS1825 for most operations as long as the specified timing and voltage requirements are met (refer to the *DC ELECTRICAL CHARACTERISTICS* and the *AC ELECTRICAL CHARACTERISTICS* sections of this data sheet). However, when the DS1825 is performing temperature conversions or copying data from the scratchpad memory to EEPROM, the operating current can be as high as 1.5mA. This current can cause an unacceptable voltage drop across the weak 1-Wire pullup resistor and is more current than can be supplied by C<sub>PP</sub>. To assure that the DS1825 has sufficient supply current, it is necessary to provide a strong pullup on the 1-Wire bus whenever temperature conversions are taking place or data is being copied from the scratchpad to EEPROM. This can be accomplished by using a MOSFET to pull the bus directly to the rail as shown in Figure 4. The 1-Wire bus must be switched to the strong pullup within 10µs (max) after a Convert T [44h] or Copy Scratchpad [48h] command is issued, and the bus must be held high by the pullup for the duration of the conversion ( $t_{conv}$ ) or data transfer ( $t_{wr}$  = 10ms). No other activity can take place on the 1-Wire bus while the pullup is enabled. THE THE THE PAY WW exchores. Cn<br>
SINGLET CONSTRETE FOR MATE THE RESEAL ORDER THE TRANSFER FOR MATE THE TRANSFER TO THE TRANS

The DS1825 can also be powered by the conventional method of connecting an external power supply to the  $V_{DD}$ pin, as shown in Figure 5. The advantage of this method is that the MOSFET pullup is not required, and the 1-Wire bus is free to carry other traffic during the temperature conversion time.

The use of parasite power is not recommended for temperatures above 100°C since the DS1825 may not be able to sustain communications due to the higher leakage currents that can exist at these temperatures. For applications in which such temperatures are likely, it is strongly recommended that the DS1825 be powered by an external power supply.

In some situations the bus master may not know whether the DS1825s on the bus are parasite powered or powered by external supplies. The master needs this information to determine if the strong bus pullup should be used during temperature conversions. To get this information, the master can issue a Skip ROM [CCh] command followed by a Read Power Supply [B4h] command followed by a "read time slot". During the read time slot, parasite powered DS1825s will pull the bus low, and externally powered DS1825s will let the bus remain high. If the bus is pulled low, the master knows that it must supply the strong pullup on the 1-Wire bus during temperature conversions.

# **Figure 4. SUPPLYING THE PARASITE-POWERED DS1825 DURING TEMPERATURE CONVERSIONS**



# **Figure 5. POWERING THE DS1825 WITH AN EXTERNAL SUPPLY**



# **64-BIT LASERED ROM CODE**

Each DS1825 contains a unique 64-bit code (see Figure 6) stored in ROM. The least significant 8 bits of the ROM code contain the DS1825's 1-Wire family code: 3Bh. The next 48 bits contain a unique serial number. The most significant 8 bits contain a cyclic redundancy check (CRC) byte that is calculated from the first 56 bits of the ROM code. A detailed explanation of the CRC bits is provided in the CRC GENERATION section. The 64-bit ROM code and associated ROM function control logic allow the DS1825 to operate as a 1-Wire device using the protocol detailed in the *1-Wire BUS SYSTEM* section of this data sheet.

# **Figure 6. 64-BIT LASERED ROM CODE**



# **MEMORY**

The DS1825's memory is organized as shown in Figure 7. The memory consists of an SRAM scratchpad with NV EEPROM storage for the high and low alarm trigger registers ( $T_H$  and  $T_L$ ) and configuration register. Note that if the DS1825 alarm function is not used, the  $T_H$  and  $T_L$  registers can serve as general-purpose memory. All memory commands are described in detail in the *DS1825 FUNCTION COMMANDS* section.

Byte 0 and byte 1 of the scratchpad contain the LSB and the MSB of the temperature register, respectively. These bytes are read-only. Bytes 2 and 3 provide access to  $T_H$  and  $T_L$  registers. Byte 4 contains the configuration register data, which is explained in detail in the *CONFIGURATION REGISTER* section of this data sheet. Bytes 5, 6, and 7 are reserved for internal use by the device and cannot be overwritten.

Byte 8 of the scratchpad is read-only and contains the cyclic redundancy check (CRC) code for bytes 0 through 7 of the scratchpad. The DS1825 generates this CRC using the method described in the *CRC GENERATION* section.

Data is written to bytes 2, 3, and 4 of the scratchpad using the Write Scratchpad [4Eh] command; the data must be transmitted to the DS1825 starting with the least significant bit of byte 2. To verify data integrity, the scratchpad can be read (using the Read Scratchpad [BEh] command) after the data is written. When reading the scratchpad, data is transferred over the 1-Wire bus starting with the least significant bit of byte 0. To transfer the  $T_{H}$ ,  $T_{L}$ , and configuration data from the scratchpad to EEPROM, the master must issue the Copy Scratchpad [48h] command.

Data in the EEPROM registers is retained when the device is powered down; at power-up the EEPROM data (including the hard-wired address inputs AD0-AD3)is reloaded into the corresponding scratchpad locations. Data can also be reloaded from EEPROM to the scratchpad at any time using the Recall  $E^2$  [B8h] command. The master can issue read time slots following the Recall  $E^2$  command and the DS1825 will indicate the status of the recall by transmitting 0 while the recall is in progress and 1 when the recall is done.

### **Figure 7. DS1825 MEMORY MAP**



# **CONFIGURATION REGISTER**

Byte 4 of the scratchpad memory is the configuration register, as shown in Figure 8. The configuration register allows the user to set the conversion resolution using the R0 and R1 bits and read the programmed value of the address pins. The conversion resolution power-up default is R0 = 1 and R1 = 1 (12-bit resolution). Table 4 shows the resolution configuration settings and maximum conversion time. Note that there is a direct tradeoff between resolution and conversion time. AD0-AD3 bits report the pin programmed location information and are sampled at power-up. In Parasite Power mode, the address pins must be connected to DQ or GND and in V<sub>DD</sub> powered mode, the address pins must be connected to  $V_{DD}$  or GND. Pins tied to DQ/ $V_{DD}$  are reported with a logical 1 and pins tied to GND are reported as a logical 0. Pins connected to DQ/ $V_{DD}$  or GND through a resistor are valid logical 1s or logical 0s if the resistor is less than 10k. Floating or high impedance ( $>10k\Omega$ ) connections are indeterminate. Bit 7 and Bit 4 of the configuration register are reserved for internal use and cannot be overwritten.

# **Figure 8. CONFIGURATION REGISTER FORMAT**

Note: Bit 0 through Bit 3 are programmed through the four Location Programming Address pins AD0-AD3. Reading the configuration register provides location information on up to 16 individual DS1825s.





### **Table 4. THERMOMETER RESOLUTION CONFIGURATION**

#### **CRC GENERATION**

CRC bytes are provided as part of the DS1825's 64-bit ROM code and in the  $9<sup>th</sup>$  byte of the scratchpad memory. The ROM code CRC is calculated from the first 56 bits of the ROM code and is contained in the most significant byte of the ROM. The scratchpad CRC is calculated from the data stored in the scratchpad, and therefore it changes when the data in the scratchpad changes. The CRCs provide the bus master with a method of data validation when data is read from the DS1825. To verify that data has been read correctly, the bus master must recalculate the CRC from the received data and then compare this value to either the ROM code CRC (for ROM reads) or to the scratchpad CRC (for scratchpad reads). If the calculated CRC matches the read CRC, the data has been received error free. The comparison of CRC values and the decision to continue with an operation are determined entirely by the bus master. There is no circuitry inside the DS1825 that prevents a command sequence from proceeding if the DS1825 CRC (ROM or scratchpad) does not match the value generated by the bus master. **ERMOMETER RESOLUTION COORDINATION**<br> **ERMOMETER RESOLUTION COORFIGURATION**<br> **ERMOMETER RESOLUTION COORFIGURATION**<br> **ERMOMETER RESOLUTION COORFIGURATION**<br> **EXTION**<br> **EXTION**<br> **EXTION**<br> **EXTION**<br> **EXTION**<br> **EXTION**<br> **EXTION** 

The equivalent polynomial function of the CRC (ROM or scratchpad) is:

$$
CRC = X^8 + X^5 + X^4 + 1
$$

The bus master can re-calculate the CRC and compare it to the CRC values from the DS1825 using the polynomial generator shown in Figure 9. This circuit consists of a shift register and XOR gates, and the shift register bits are initialized to 0. Starting with the least significant bit of the ROM code or the least significant bit of byte 0 in the scratchpad, one bit at a time should shifted into the shift register. After shifting in the 56<sup>th</sup> bit from the ROM or the most significant bit of byte 7 from the scratchpad, the polynomial generator will contain the re-calculated CRC. Next, the 8-bit ROM code or scratchpad CRC from the DS1825 must be shifted into the circuit. At this point, if the re-calculated CRC was correct, the shift register will contain all 0s. Additional information about the Dallas 1-Wire cyclic redundancy check is available in Application Note 27 entitled "Understanding and Using Cyclic Redundancy Checks with Dallas Semiconductor Touch Memory Products."

# **Figure 9. CRC GENERATOR**



#### **1-Wire BUS SYSTEM**

The 1-Wire bus system uses a single bus master to control one or more slave devices. The DS1825 is always a slave. When there is only one slave on the bus, the system is referred to as a "single-drop" system; the system is "multidrop" if there are multiple slaves on the bus.

All data and commands are transmitted least significant bit first over the 1-Wire bus.

The following discussion of the 1-Wire bus system is broken down into three topics: hardware configuration, transaction sequence, and 1-Wire signaling (signal types and timing).

#### **HARDWARE CONFIGURATION**

The 1-Wire bus has by definition only a single data line. Each device (master or slave) interfaces to the data line through an open-drain or 3-state port. This allows each device to "release" the data line when the device is not transmitting data so the bus is available for use by another device. The 1-Wire port of the DS1825 (the DQ pin) is open drain with an internal circuit equivalent to that shown in Figure 10.

The 1-Wire bus requires an external pullup resistor of approximately  $5k\Omega$ ; thus, the idle state for the 1-Wire bus is high. If for any reason a transaction needs to be suspended, the bus MUST be left in the idle state if the transaction is to resume. Infinite recovery time can occur between bits so long as the 1-Wire bus is in the inactive (high) state during the recovery period. If the bus is held low for more than  $480\mu s$ , all components on the bus will be reset.

# **Figure 10. HARDWARE CONFIGURATION**



# **TRANSACTION SEQUENCE**

The transaction sequence for accessing the DS1825 is as follows:

Step 1. Initialization

Step 2. ROM Command (followed by any required data exchange)

Step 3. DS1825 Function Command (followed by any required data exchange)

It is very important to follow this sequence every time the DS1825 is accessed, as the DS1825 will not respond if any steps in the sequence are missing or out of order. Exceptions to this rule are the Search ROM [F0h] and Alarm Search [ECh] commands. After issuing either of these ROM commands, the master must return to Step 1 in the sequence.

#### **INITIALIZATION**

All transactions on the 1-Wire bus begin with an initialization sequence. The initialization sequence consists of a reset pulse transmitted by the bus master followed by presence pulse(s) transmitted by the slave(s). The presence pulse lets the bus master know that slave devices (such as the DS1825) are on the bus and are ready to operate. Timing for the reset and presence pulses is detailed in the *1-Wire SIGNALING* section.

# **ROM COMMANDS**

After the bus master has detected a presence pulse, it can issue a ROM command. These commands operate on the unique 64-bit ROM codes of each slave device and allow the master to single out a specific device if many are present on the 1-Wire bus. These commands also allow the master to determine how many and what types of devices are present on the bus or if any device has experienced an alarm condition. There are five ROM commands, and each command is 8 bits long. The master device must issue an appropriate ROM command before issuing a DS1825 function command. A flowchart for operation of the ROM commands is shown in Figure 11.

#### **SEARCH ROM [F0h]**

When a system is initially powered up, the master must identify the ROM codes of all slave devices on the bus, which allows the master to determine the number of slaves and their device types. The master learns the ROM codes through a process of elimination that requires the master to perform a Search ROM cycle (i.e., Search ROM command followed by data exchange) as many times as necessary to identify all of the slave devices. If there is only one slave on the bus, the simpler Read ROM command (see below) can be used in place of the Search ROM process. For a detailed explanation of the Search ROM procedure, refer to the iButton® Book of Standards at www.ibutton.com/ibuttons/standard.pdf. After every Search ROM cycle, the bus master must return to Step 1 (Initialization) in the transaction sequence.

#### **READ ROM [33h]**

This command can only be used when there is one slave on the bus. It allows the bus master to read the slave's 64-bit ROM code without using the Search ROM procedure. If this command is used when there is more than one slave present on the bus, a data collision will occur when all the slaves attempt to respond at the same time.

#### **MATCH ROM [55h]**

The match ROM command followed by a 64-bit ROM code sequence allows the bus master to address a specific slave device on a multidrop or single-drop bus. Only the slave that exactly matches the 64-bit ROM code sequence will respond to the function command issued by the master; all other slaves on the bus will wait for a reset pulse.

#### **SKIP ROM [CCh]**

The master can use this command to address all devices on the bus simultaneously without sending out any ROM code information. For example, the master can make all DS1825s on the bus perform simultaneous temperature conversions by issuing a Skip ROM command followed by a Convert T [44h] command.

Note that the Read Scratchpad [BEh] command can follow the Skip ROM command only if there is a single slave device on the bus. In this case time is saved by allowing the master to read from the slave without sending the device's 64-bit ROM code. A Skip ROM command followed by a Read Scratchpad command will cause a data collision on the bus if there is more than one slave since multiple devices will attempt to transmit data simultaneously.

#### **ALARM SEARCH [ECh]**

The operation of this command is identical to the operation of the Search ROM command except that only slaves with a set alarm flag will respond. This command allows the master device to determine if any DS1825s experienced an alarm condition during the most recent temperature conversion. After every Alarm Search cycle (i.e., Alarm Search command followed by data exchange), the bus master must return to Step 1 (Initialization) in the transaction sequence. Refer to the *OPERATIONALARM SIGNALING* section for an explanation of alarm flag operation.

#### **DS1825 FUNCTION COMMANDS**

After the bus master has used a ROM command to address the DS1825 with which it wishes to communicate, the master can issue one of the DS1825 function commands. These commands allow the master to write to and read from the DS1825's scratchpad memory, initiate temperature conversions and determine the power supply mode. The DS1825 function commands, which are described below, are summarized in Table 5 and illustrated by the flowchart in Figure 12.

#### **CONVERT T [44h]**

This command initiates a single temperature conversion. Following the conversion, the resulting thermal data is stored in the 2-byte temperature register in the scratchpad memory and the DS1825 returns to its low-power idle state. If the device is being used in parasite power mode, within  $10\mu s$  (max) after this command is issued the master must enable a strong pullup on the 1-Wire bus for the duration of the conversion  $(t_{conv})$  as described in the *POWERING THE DS1825* section. If the DS1825 is powered by an external supply, the master can issue read time slots after the Convert T command and the DS1825 will respond by transmitting 0 while the temperature conversion is in progress and 1 when the conversion is done. In parasite power mode this notification technique cannot be used since the bus is pulled high by the strong pullup during the conversion. **EVALUAT THE EVACUATION CONTRACT CONTRACT** 

#### **WRITE SCRATCHPAD [4Eh]**

This command allows the master to write 3 bytes of data to the DS1825's scratchpad. The first data byte is written into the  $T_H$  register (byte 2 of the scratchpad), the second byte is written into the  $T_L$  register (byte 3), and the third byte is written into the configuration register (byte 4). Data must be transmitted least significant bit first. All three bytes MUST be written before the master issues a reset, or the data may be corrupted.

11 of 21

*iButton is a registered trademark of Dallas Semiconductor.* 

#### **READ SCRATCHPAD [BEh]**

This command allows the master to read the contents of the scratchpad. The data transfer starts with the least significant bit of byte 0 and continues through the scratchpad until the  $9<sup>th</sup>$  byte (byte 8: CRC) is read. The master may issue a reset to terminate reading at any time if only part of the scratchpad data is needed.

#### **COPY SCRATCHPAD [48h]**

This command copies the contents of the scratchpad  $T_H$ ,  $T_L$  and configuration registers (bytes 2, 3, and 4) to EEPROM. If the device is being used in parasite power mode, within 10us (max) after this command is issued the master must enable a strong pullup on the 1-Wire bus for at least 10ms as described in the *POWERING THE DS1825* section.

#### **RECALL E<sup>2</sup> [B8h]**

This command recalls the alarm trigger values  $(T_H$  and  $T_L$ ) and configuration data from EEPROM and places the data in bytes 2, 3, and 4, respectively, in the scratchpad memory. The master device can issue read time slots following the Recall  $E^2$  command and the DS1825 will indicate the status of the recall by transmitting 0 while the recall is in progress and 1 when the recall is done. The recall operation happens automatically at power-up, so valid data is available in the scratchpad as soon as power is applied to the device.

#### **READ POWER SUPPLY [B4h]**

The master device issues this command followed by a read time slot to determine if any DS1825s on the bus are using parasite power. During the read time slot, parasite powered DS1825s will pull the bus low, and externally powered DS1825s will let the bus remain high. Refer to the *POWERING THE DS1825* section for usage information for this command.



#### **Table 5. DS1825 FUNCTION COMMAND SET**

#### **NOTES:**

- 1. For parasite-powered DS1825s, the master must enable a strong pullup on the 1-Wire bus during temperature conversions and copies from the scratchpad to EEPROM. No other bus activity may take place during this time.
- 2. The master can interrupt the transmission of data at any time by issuing a reset.
- 3. All three bytes must be written before a reset is issued.

# **Figure 11. ROM COMMANDS FLOW CHART**



# **Figure 12. DS1825 FUNCTION COMMANDS FLOW CHART**



#### **SUGGESTED PROCEDURE FOR BUILDING CROSS-REFERENCE TABLE**

This procedure uses the Search ROM command to find all DS1825s on the one-wire bus (16 maximum) and then reads each configuration register to match the ROMIDs to the hard-wired addresses.

### **Figure 13**



#### **1-Wire SIGNALING**

The DS1825 uses a strict 1-Wire communication protocol to insure data integrity. Several signal types are defined by this protocol: reset pulse, presence pulse, write 0, write 1, read 0, and read 1. All of these signals, with the exception of the presence pulse, are initiated by the bus master.

#### **INITIALIZATION PROCEDURE: RESET AND PRESENCE PULSES**

All communication with the DS1825 begins with an initialization sequence that consists of a reset pulse from the master followed by a presence pulse from the DS1825. This is illustrated in Figure 13. When the DS1825 sends the presence pulse in response to the reset, it is indicating to the master that it is on the bus and ready to operate.

During the initialization sequence the bus master transmits  $(T_X)$  the reset pulse by pulling the 1-Wire bus low for a minimum of 480 $\mu$ s. The bus master then releases the bus and goes into receive mode (R<sub>x</sub>). When the bus is released, the 5k pullup resistor pulls the 1-Wire bus high. When the DS1825 detects this rising edge, it waits 15–  $60\mu s$  and then transmits a presence pulse by pulling the 1-Wire bus low for  $60-240\mu s$ .

# **Figure 14. INITIALIZATION TIMING**



#### **READ/WRITE TIME SLOTS**

The bus master writes data to the DS1825 during write time slots and reads data from the DS1825 during read time slots. One bit of data is transmitted over the 1-Wire bus per time slot.

#### **WRITE TIME SLOTS**

There are two types of write time slots: "Write 1" time slots and "Write 0" time slots. The bus master uses a Write 1 time slot to write a logic 1 to the DS1825 and a Write 0 time slot to write a logic 0 to the DS1825. All write time slots must be a minimum of 60 $\mu$ s in duration with a minimum of a  $1\mu$ s recovery time between individual write slots. Both types of write time slots are initiated by the master pulling the 1-Wire bus low (see Figure 14).

To generate a Write 1 time slot, after pulling the 1-Wire bus low, the bus master must release the 1-Wire bus within 15s. When the bus is released, the 5k pullup resistor will pull the bus high. To generate a Write 0 time slot, after pulling the 1-Wire bus low, the bus master must continue to hold the bus low for the duration of the time slot (at least  $60\mu s$ ).

The DS1825 samples the 1-Wire bus during a window that lasts from  $15\mu s$  to 60 $\mu s$  after the master initiates the write time slot. If the bus is high during the sampling window, a 1 is written to the DS1825. If the line is low, a 0 is written to the DS1825.

# **Figure 15. READ/WRITE TIME SLOT TIMING DIAGRAM**



#### **READ TIME SLOTS**

The DS1825 can only transmit data to the master when the master issues read time slots. Therefore, the master must generate read time slots immediately after issuing a Read Scratchpad [BEh] or Read Power Supply [B4h] command, so that the DS1825 can provide the requested data. In addition, the master can generate read time slots after issuing Convert T [44h] or Recall  $E^2$  [B8h] commands to find out the status of the operation as explained in the DS1825 FUNCTION COMMAND section.

All read time slots must be a minimum of 60 $\mu$ s in duration with a minimum of a 1 $\mu$ s recovery time between slots. A read time slot is initiated by the master device pulling the 1-Wire bus low for a minimum of  $1\mu s$  and then releasing the bus (see Figure 14). After the master initiates the read time slot, the DS1825 will begin transmitting a 1 or 0 on bus. The DS1825 transmits a 1 by leaving the bus high and transmits a 0 by pulling the bus low. When transmitting a 0, the DS1825 will release the bus by the end of the time slot, and the bus will be pulled back to its high idle state by the pullup resister. Output data from the DS1825 is valid for 15µs after the falling edge that initiated the read time slot. Therefore, the master must release the bus and then sample the bus state within  $15\mu s$  from the start of the slot.

Figure 15 illustrates that the sum of  $T_{\text{INIT}}$ ,  $T_{\text{RC}}$ , and  $T_{\text{SAMPLE}}$  must be less than 15us for a read time slot. Figure 16 shows that system timing margin is maximized by keeping  $T_{\text{INIT}}$  and  $T_{\text{RC}}$  as short as possible and by locating the master sample time during read time slots towards the end of the 15us period.

# **Figure 16. DETAILED MASTER READ 1 TIMING**



# **Figure 17. RECOMMENDED MASTER READ 1 TIMING**



# **DS1825 OPERATION EXAMPLE**

In this example there are multiple DS1825s on the bus and they are using parasite power. The bus master initiates a temperature conversion in a specific DS1825 and then reads its scratchpad and recalculates the CRC to verify the data.



# **Figure 18. TYPICAL PERFORMANCE CURVE**



# **Figure 19. TIMING DIAGRAMS**



# Figure 20. ADDRESS PROGRAMMING DIAGRAM, V<sub>DD</sub> POWERED



Note: AD0-AD3 cannot float, each pin must be tied to either  $V_{DD}$  or GND.

# **Figure 21. ADDRESS PROGRAMMING DIAGRAM, PARASITE POWERED**



Note: AD0-AD3 cannot float, each pin must be tied to either  $V_{DD}$  or GND.