# 1:8 LVTTL TO M-LVDS REPEATER DUAL 1:4 LVTTL TO M-LVDS REPEATER ## **FEATURES** - LVTTL Receiver and Eight Line Drivers Configured as an 8-Port M-LVDS Repeater – SN65MLVD128 - 2 LVTTL Receivers and Eight Line Drivers Configured as Dual 4-Port M-LVDS Repeaters SN65MLVD129 - Drivers Meet or Exceed the M-LVDS Standard (TIA/EIA-899) - Low-Voltage Differential 30- $\Omega$ to 55- $\Omega$ Line Drivers for Data Rates<sup>(1)</sup> Up to 250 Mbps or Clock Frequencies Up to 125 MHz - Power Up/Down Glitch Free - Controlled Driver Output Voltage Transition Times for Improved Signal Quality - Bus Pins High Impedance When Disabled or $V_{CC} \le 1.5 \text{ V}$ - Independent Enables for each Driver - Output-to-Ouput Skew $t_{sk(0)} \le 160 \text{ ps}$ Part-to-Part Skew $t_{sk(pp)} \le 800 \text{ ps}$ - Single 3.3-V Voltage Supply - Bus Pin ESD Protection Exceeds 9 kV - Packaged in 48-Pin TSSOP (DGG) ## **APPLICATIONS** - AdvancedTCA<sup>™</sup> (ATCA<sup>™</sup>) Clock Bus Driver - Clock Distribution - Data and Clock Repeating Over Backplanes and Cables - Cellular Base Stations - Central Office Switches - Network Switches and Routers ## **LOGIC DIAGRAM** Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. (1)The data rate of a line, is the number of voltage transitions that are made per second expressed in the units bps (bits per second). AdvancedTCA and ATCA are trademarks of the PCI Industrial Computer Manufacturers Group. SLLS586 - MARCH 2004 These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ## **DESCRIPTION** The SN65MLVD128 and SN65MLVD129 are LVTTL-to-M–LVDS translators/repeaters. Outputs comply with the M–LVDS standard (TIA/EIA-899) and are optimized for data rates up to 250 Mbps, and clock frequencies up to 125 MHz. The driver outputs have been designed to support multipoint buses presenting loads as low as 30 $\Omega$ and incorporates controlled transition times for backbone operation. M-LVDS compliant devices allow for 32 nodes on a common bus, providing a high-speed replacement for RS-485 devices when lower common-mode voltage range and lower output signaling levels are acceptable. The SN65MLVD128 and SN65MLVD129 provide separate driver enables, allowing for independent control of each output signal. Intended applications for these devices include transmission of clock signals from a central clock module, as well as translation and buffering of data or control signals for transmission through a controlled impedance backplane or cable. #### ORDERING INFORMATION | PART NUMBER | INPUT:OUTPUT<br>CHANNEL | PART MARKING | PACKAGE/CARRIER | | |-----------------|-------------------------|--------------|------------------------------|--| | SN65MLVD128DGG | 1:8 | MLVD128 | 48-Pin TSSOP/Tube | | | SM65MLVD128DGGR | 1:8 | MLVD128 | 48-Pin TSSOP/Tape and Reeled | | | SN65MLVD129DGG | Dual 1:4 | MLVD129 | 48-Pin TSSOP/Tube | | | SM65MLVD129DGGR | Dual 1:4 | MLVD129 | 48-Pin TSSOP/Tape and Reeled | | #### PACKAGE DISSIPATION RATINGS | PACKAGE | PCB JEDEC<br>STANDARD | $T_{\mbox{\scriptsize A}} \leq 25^{\circ}\mbox{\scriptsize C}$ Power rating | DERATING FACTOR <sup>(1)</sup><br>ABOVE $T_A = 25^{\circ}C$ | T <sub>A</sub> = 85°C<br>POWER RATING | |---------|-----------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------| | 48-DGG | Low-K(2) | 1114.6 mW | 9.7 mW/°C | 533.1 mW | | 48-DGG | High-K <sup>(3)</sup> | 1824.5 mW | 15.9 mW/°C | 872.6 mw | <sup>(1)</sup> This is the inverse of the junction-to-ambient thermal resistance when board mounted and with no air flow. #### ABSOLUTE MAXIMUM RATINGS over operating free-air temperature range unless otherwise noted(1) | | | | SN65MLVD128, 129 | |-------------------------------------|-------------------------------------|----------|------------------------------| | Supply voltage range(2), V( | –0.5 V to 4 V | | | | Input voltage range, V <sub>I</sub> | D, EN | D, EN | | | Output voltage range, VO | A or B | | –1.8 V to 4 V | | | Liverage Dark Mardal(3) | A, B | ±9 kV | | Electronic Conformations | Human Body Model(3) | All pins | ±4 kV | | Electrostatic discharge | Charged-Device Model <sup>(4)</sup> | All pins | ±1500 V | | | Machine Model <sup>(5)</sup> | All pins | 200 V | | Continuous power dissipation | | | See Dissipation Rating Table | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. <sup>(2)</sup> In accordance with the Low-K thermal metric definitions of EIA/JESD51-3. <sup>(3)</sup> In accordance with the High-K thermal metric definitions of EIA/JESD51-7. <sup>(2)</sup> All voltage values, except differential I/O bus voltages, are with respect to network ground terminal. <sup>(3)</sup> Tested in accordance with JEDEC Standard 22, Test Method A114-B. <sup>(4)</sup> Tested in accordance with JEDEC Standard 22, Test Method C101-A. <sup>(5)</sup> Tested in accordance with JEDEC Standard 22, Test Method A115-A. ## **RECOMMENDED OPERATING CONDITIONS** | | MIN | NOM | MAX | UNIT | |----------------------------------------------------------------------------------------------------------------|------|-----|-----|------| | Supply voltage, V <sub>CC</sub> | 3 | 3.3 | 3.6 | V | | High-level input voltage, VIH | 2 | | VCC | V | | Low-level input voltage, V <sub>IL</sub> | C | | 0.8 | V | | Voltage at any bus terminal (separate or common mode) $V_{\mbox{\scriptsize A}}$ or $V_{\mbox{\scriptsize B}}$ | -1.4 | | 3.8 | V | | Differential load resistance, R <sub>L</sub> | 30 | ) | 55 | Ω | | Signaling rate, 1/tul | | | 250 | Mbps | | Clock frequency | | | 125 | MHz | | Ambient temperature, T <sub>A</sub> | -40 | ) | 85 | °C | ## **DEVICE ELECTRICAL CHARACTERISTICS** over recommended operating conditions unless otherwise noted | | PARAMETER | | TEST CONDITIONS | | TYP(2) | MAX | UNIT | |------------------------------|--------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--------|-----|------| | | | Driver enabled | EN = $V_{CC}$ , Input = $V_{CC}$ or GND, $R_L = 50 \Omega$ | | 112 | 140 | mA | | laa | Driver enabled | | $EN = V_{CC}$ , Input = $V_{CC}$ or GND, $R_L = No load$ | | | 45 | mA | | ICC | ICC Supply current | Driver disabled | EN = $V_{CC}$ , Input = $V_{CC}$ or GND, $R_L = 50 \Omega$ | | | 7 | mA | | | | | $EN = V_{CC}$ , Input = $V_{CC}$ or GND, $R_L = No load$ | | | 7 | mA | | Device power dissipation, PD | | ı, P <sub>D</sub> | $V_{CC}$ = 3.6 V, EN = $V_{CC}$ , C <sub>L</sub> = 15 pF, R <sub>L</sub> = 50 Ω,Input 125 MHz 50 % duty cycle square wave, T <sub>A</sub> = 85°C | | | 529 | mW | <sup>(1)</sup> The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet. <sup>(1)</sup> In accordance with the Low-K thermal metric difinitions of EIA/JESD51–3. (2) In accordance with the High-K thermal metric difinitions of EIA/JESD51–7. <sup>(2)</sup> All typical values are at 25°C and with a 3.3-V supply voltage. ## **DEVICE ELECTRICAL CHARACTERISTICS** over recommended operating conditions unless otherwise noted | | PARAMETER | TEST CONDITIONS | MIN(1) | TYP(2) | MAX | UNIT | |----------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------|---------------------|------| | LVTTL (D, E | N) INPUT SPECIFICATIONS | | | | | | | lihl | High-level input current | V <sub>IH</sub> = 2 V or V <sub>CC</sub> | | | 10 | μΑ | | I <sub>I</sub> L | Low-level input current | V <sub>IL</sub> = GND or 0.8 V | | | 10 | μΑ | | Ci | Input capacitance | $V_I = 0.4 \sin(30E6\pi t) + 0.5 V(3)$ | | 5 | | pF | | M-LVDS (A, | B) OUTPUT SPECIFICATIONS | | • | | | | | V <sub>AB</sub> | Differential output voltage magnitude | | 480 | | 650 | mV | | Δ V <sub>AB</sub> | Change in differential output voltage magnitude between logic states | See Figure 2 | -50 | | 50 | mV | | Vos(ss) | Steady-state common-mode output voltage | | 0.8 | | 1.2 | V | | $\Delta V_{OS(SS)}$ | Change in steady-state common-mode output voltage between logic states | See Figure 3 | -50 | | 50 | mV | | V <sub>OS(PP)</sub> | Peak-to-peak common-mode output voltage | | | | 150 | mV | | VA(OC) | Maximum steady-state open-circuit output voltage | 0 5 - | 0 | | 2.4 | V | | V <sub>B</sub> (OC) | Maximum steady-state open-circuit output voltage | See Figure 7 | 0 | | 2.4 | V | | V <sub>P(H)</sub> | Voltage overshoot, low-to-high level output | 0 5 | | | 1.2 V <sub>SS</sub> | V | | V <sub>P(L)</sub> | Voltage overshoot, high-to-low level output | See Figure 5 | -0.2 V <sub>SS</sub> | | | V | | I <sub>OS</sub> | Differential short-circuit output current magnitude | See Figure 4 | | | 24 | mA | | loz | High-impedance state output current | $-1.4 \text{ V} \le (\text{V}_{\text{A}} \text{ or V}_{\text{B}}) \le 3.8 \text{ V},$<br>Other output = 1.2 V | -20 | | 20 | μΑ | | lO(OFF) | Power-off output current | $-1.4 \text{ V} \le (\text{V}_{\text{A}} \text{ or V}_{\text{B}}) \le 3.8 \text{ V},$ Other output = 1.2 V, $0 \le \text{V}_{\text{CC}} \le 1.5 \text{ V}$ | -20 | | 20 | μА | | C <sub>A</sub> or C <sub>B</sub> | Output capacitance | V <sub>I</sub> = 0.4 sin(30E6πt) + 0.5 V, (3)<br>Other input at 1.2 V, driver disabled | | 3 | | pF | | C <sub>AB</sub> | Differential output capacitance | V <sub>I</sub> = 0.4 sin(30E6πt) V, (3)<br>Driver disabled | | | 2.5 | pF | | C <sub>A/B</sub> | Output capacitance balance, (C <sub>A</sub> /C <sub>B</sub> ) | | 0.99 | | 1.01 | | <sup>(1)</sup> The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet. (2) All typical values are at 25°C and with a 3.3-V supply voltage. (3) HP4194A impedance analyzer (or equivalent) ## **SWITCHING CHARACTERISTICS** over recommended operating conditions unless otherwise noted | | PARAMETER | TEST CONDITIONS | MIN | TYP(1) | MAX | UNIT | |-----------------------|----------------------------------------------------------|--------------------------------------------------------------|-----|--------|-----|------| | <sup>t</sup> pLH | Propagation delay time, low-to-high-level output | See Figure 5 | 1 | | 3 | ns | | tpHL | Propagation delay time, high-to-low-level output | | 1 | | 3 | ns | | t <sub>r</sub> | Differential output signal rise time | | 1 | | 2 | ns | | tf | Differential output signal fall time | | 1 | | 2 | ns | | tsk(p) | Pulse skew ( tpHL - tpLH ) | | | | 100 | ps | | tsk(o) | Output skew | | | | 160 | ps | | tsk(bb) | Bank-to-bank skew(2) | | | | 100 | ps | | tsk(pp) | Part-to-part skew(3) | | | | 800 | ps | | <sup>t</sup> jit(per) | Period jitter, rms (1 standard deviation) <sup>(4)</sup> | 100 MHz clock input, All channels enabled | | 1 | 3 | ps | | tjit(c-c) | Cycle-to-cycle jitter <sup>(4)</sup> | 100 MHz clock input, All channels enabled | | | 20 | ps | | <sup>t</sup> jit(pp) | Peak-to-peak jitter(4) | 200 Mbps 2 <sup>15</sup> –1 PRBS input, All channels enabled | | 46 | 110 | ps | | <sup>t</sup> pZH | Enable time, high-impedance-to-high-level output | See Figure 6 | | | 7 | ns | | <sup>t</sup> pZL | Enable time, high-impedance-to-low-level output | See Figure 6 | | | 7 | ns | | <sup>t</sup> pHZ | Disable time, high-level-to-high-impedance output | Soo Figure 6 | | | 7 | ns | | t <sub>pLZ</sub> | Disable time, low-level-to-high-impedance output | See Figure 6 | | | 7 | ns | <sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply voltage. <sup>(2)</sup> t<sub>sk(bb)</sub>, which only applies to the SN65MLVD129, is the magnitude of the difference between the tp<sub>LH</sub> and tp<sub>HL</sub> of two outputs of any bank. (3) t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits. (4) Stimulus jitter has been subtracted from the numbers. ## PARAMETER MEASUREMENT INFORMATION Figure 1. Driver Voltage and Current Definitions NOTE: All resistors are 1% tolerance. Figure 2. Differential Output Voltage Test Circuit - NOTES:A. All input pulses are supplied by a generator having the following characteristics: $t_{\Gamma}$ or $t_{f} \le 1$ ns, frequency = 1 MHz, duty cycle = $50 \pm 5\%$ . - B. C1, C2 and C3 include instrumentation and fixture capacitance within 2 cm of the D.U.T. and are ±20%. - C. R1 and R2 are metal film, surface mount, $\pm 1\%$ , and located within 2 cm of the D.U.T. - D. The measurement of VOS(PP) is made on test equipment with a -3 dB bandwidth of at least 1 GHz. Figure 3. Test Circuit and Definitions for the Driver Common-Mode Output Voltage Figure 4. Driver Short-Circuit Test Circuit NOTE: All input pulses are supplied by a generator having the following characteristics: $t_{\Gamma}$ or $t_{\tilde{\Gamma}} \le 1$ ns, frequency = 1 MHz, duty cycle = $50 \pm 5\%$ . Figure 5. Driver Test Circuit, Timing, and Voltage Definitions for the Differential Output Signal - NOTES:A. All input pulses are supplied by a generator having the following characteristics: $t_{\Gamma}$ or $t_{f} \leq 1$ ns, frequency = 1 MHz, duty cycle = $50 \pm 5\%$ . - B. C1, C2, C3, and C4 include instrumentation and fixture capacitance within 2 cm of the D.U.T. and are ±20%. - C. R1 and R2 are metal film, surface mount, $\pm 1\%$ , and located within 2 cm of the D.U.T. Figure 6. Driver Enable and Disable Time Circuit and Definitions Figure 7. Driver Maximum Steady State Output Voltage NOTES:D. All input pulses are supplied by an Agilent 8304A Stimulus System. - E. The measurement is made on a TEK TDS6604 running TDSJIT3 application software - F. Period jitter and cycle-to-cycle jitter are measured using a 100 MHz 50 $\pm$ 1% duty cycle clock input. G. Peak-to-peak jitter is measured using a 200 Mbps 2<sup>15</sup>–1 PRBS input. Figure 8. Driver Jitter Measurement Waveforms ## **Terminal Functions - SN65MLVD128** | PIN | | TVDE | DECORIDATION | |-----------|----------------------------------------------|--------|------------------------------------------------| | NAME | NO. | TYPE | DESCRIPTION | | 1D | 39 | Input | Data inputs for drivers | | EN1 – EN8 | 27, 28, 32, 33, 40, 41, 45, 46 | Input | Driver enable, active high, individual enables | | 1A – 8A | 2, 4, 8, 10, 14, 16, 20, 22 | Output | M-LVDS bus noninverting output | | 1B – 8B | 3, 5, 9, 11, 15, 17, 21, 23 | Output | M-LVDS bus inverting output | | GND | 6, 12, 18, 24, 25, 26, 31, 37,<br>38, 43, 44 | Power | Circuit ground | | Vcc | 1, 7, 13, 19, 29, 30, 35, 36,<br>47, 48 | Power | Supply voltage | | NC | 34, 42 | N/A | Not connected | #### Terminal Functions - SN65MLVD129 | | PIN | | | | DECORPTION | | |-----------|----------------------------------------------|--------|------------------------------------------------|--|------------|--| | NAME | NO. | TYPE | DESCRIPTION | | | | | 1D, 2D | 39, 34 | Input | Data inputs for drivers | | | | | EN1 – EN8 | 27, 28, 32, 33,<br>40, 41, 45, 46 | Input | Driver enable, active high, individual enables | | | | | 1A – 8A | 2, 4, 8, 10,<br>14, 16, 20, 22 | Output | M-LVDS bus noninverting output | | | | | 1B – 8B | 3, 5, 9, 11,<br>15, 17, 21, 23 | Output | M-LVDS bus inverting output | | | | | GND | 6, 12, 18, 24, 25, 26, 31, 37,<br>38, 43, 44 | Power | Circuit ground | | | | | VCC | 1, 7, 13, 19, 29, 30, 35, 36,<br>47, 48 | Power | Supply voltage | | | | | NC | 42 | N/A | Not connected | | | | ## **PIN ASSIGNMENTS** NC - No internal connection #### **FUNCTION TABLE** #### MLVD128/MLVD129 | INPUT | ENABLE | OUTF | PUTS | |-------|--------|------|------| | D | EN | Α | В | | L | Н | L | Н | | H | Н | Н | L | | OPEN | Н | L | Н | | X | OPEN | Z | Z | | X | L | Z | Z | H = high level, L = low level, Z = high impedance, X = Don't care, OPEN = indeterminate ## **EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS** ## DRIVER INPUT AND DRIVER ENABLE DRIVER OUTPUT ## TYPICAL CHARACTERISTICS Figure 9 **RMS SUPPLY CURRENT** Figure 10 Figure 11 Figure 12 Figure 13 ## **PERIOD JITTER** Figure 15 ## **PEAK-TO-PEAK JITTER DATA RATE** Figure 14 ## **CYCLE-TO-CYCLE JITTER** t jit(c-c) - Cycle-To-Cycle Jitter - ps Figure 16 # APPLICATION INFORMATION CLOCK DISTRIBUTION SN65MLVD128 Output Input Source: 19.6608 MHz Clock With 50% Duty Cycle, V<sub>CC</sub> = 3.3 V, R<sub>L</sub> = 50 $\Omega$ , C<sub>L</sub> = 2.5 pF Output Duty cycle = 49.97%. Vertical scale = 142 mV/div Horizontal scale = 11 ns/div SN65MLVD128 Output Input Source: 61.44 MHz Clock With 50% Duty Cycle, V<sub>CC</sub> = 3.3 V, R<sub>L</sub> = 50 $\Omega$ , C<sub>L</sub> = 2.5 pF Output duty cycle = 50.01%. Vertical scale = 142 mV/div Horizontal scale = 4 ns/div Figure 17 Figure 18 ## DATA DISTRIBUTION SN65MLVD128 Output Input Source: 250 Mbps, $2^{15}$ –1 PRBS, $V_{CC}$ = 3.3 V, $R_L$ = 50 $\Omega$ , $C_L$ = 2.5 pF Vertical scale = 150 mV/div Horizontal scale = 1.21 ns/div Figure 19 i.com 30-Mar-2005 #### PACKAGING INFORMATION | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins I | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|--------|----------------|-------------------------|------------------|------------------------------| | SN65MLVD128DGG | ACTIVE | TSSOP | DGG | 48 | 40 | TBD | CU NIPDAU | Level-1-220C-UNLIM | | SN65MLVD128DGGR | ACTIVE | TSSOP | DGG | 48 | 2000 | TBD | CU NIPDAU | Level-1-220C-UNLIM | | SN65MLVD129DGG | ACTIVE | TSSOP | DGG | 48 | 40 | TBD | CU NIPDAU | Level-1-220C-UNLIM | | SN65MLVD129DGGR | ACTIVE | TSSOP | DGG | 48 | 2000 | TBD | CU NIPDAU | Level-1-220C-UNLIM | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## DGG (R-PDSO-G\*\*) ## PLASTIC SMALL-OUTLINE PACKAGE #### **48 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2005, Texas Instruments Incorporated