56∏ D4

55 ∏ D3

DGG PACKAGE (TOP VIEW)

 $V_{CC}$ 

D5

D6 ∏

2

3

- 28:4 Data Channel Compression at up to 1.82 Gigabits per Second Throughput
- Suited for Point-to-Point Subsystem **Communication With Very Low EMI**
- 28 Data Channels Plus Clock in Low-Voltage TTL and 4 Data Channels Plus **Clock Out Low-Voltage Differential**
- Selectable Rising or Falling Clock Edge **Triggered Inputs**
- **Bus Pins Tolerate 6-kV HBM ESD**
- Operates From a Single 3.3-V Supply and 250 mW (Typ)
- 5-V Tolerant Data Inputs
- Packaged in Thin Shrink Small-Outline Package With 20 Mil Terminal Pitch
- Consumes <1 mW When Disabled
- Wide Phase-Lock Input Frequency Range 20 MHz to 65 MHz
- No External Components Required for PLL
- **Outputs Meet or Exceed the Requirements** of ANSI EIA/TIA-644 Standard
- **Industrial Temperature Qualified**  $T_{\Delta} = -40^{\circ}C$  to  $85^{\circ}C$
- Replacement for the DS90CR285

## description

The SN65LVDS93 LVDS serdes (serializer/des-

erializer) transmitter contains four 7-bit parallelload serial-out shift registers, a 7× clock

synthesizer, and five low-voltage differential signaling (LVDS) drivers in a single integrated circuit. These functions allow 28 bits of single-ended LVTTL data to be synchronously transmitted over five balanced-pair conductors for receipt by a compatible receiver, such as the SN65LVDS94.

When transmitting, data bits D0 through D27 are each loaded into registers upon the edge of the input clock signal (CLKIN). The rising or falling edge of the clock can be selected via the clock select (CLKSEL) pin. The frequency of CLKIN is multiplied seven times and then used to serially unload the data registers in 7-bit slices. The four serial streams and a phase-locked clock (CLKOUT) are then output to LVDS output drivers. The frequency of CLKOUT is the same as the input clock, CLKIN.

The SN65LVDS93 requires no external components and little or no control. The data bus appears the same at the input to the transmitter and output of the receiver with the data transmission transparent to the user(s). The only user intervention is selecting a clock rising edge by inputting a high level to CLKSEL or a falling edge with a low-level input and the possible use of the shutdown/clear (SHTDN). SHTDN is an active-low input to inhibit the clock and shut off the LVDS output drivers for lower power consumption. A low level on this signal clears all internal registers at a low level.

The SN65LVDS93 is characterized for operation over ambient air temperatures of  $-40^{\circ}$ C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

54 D2 D7 53 GND 4 **GND** 52 D1 5 D8 ∏ 51 D0 D9 [ 50 D27 D10 49 LVDSGND 8 V<sub>CC</sub> 48 **∏** Y1M D11 **1** 10 47 Y1P D12 46 Y2M 11 D13  $\Pi$ 12 45 ¶ Y2P GND **1** 13 44 LVDSV<sub>CC</sub> D14 43 LVDSGND 14 D15 ∏ 15 42 **∏** Y3M 41 Y3P D16 Π 16 CLKSEL 17 40 CLKOUTM 39 CLKOUTP D17 [ 18 38 Y4M D18 19 37 N Y4P D19 20 GND [ 21 36 LVDSGND 35 PLLGND D20 [ 22 D21 [ 23 34 PLLV<sub>CC</sub> D22 **П** 24 33 PLLGND 32 SHTDN D23 T 25 26 31 CLKIN Vcc [ 27 30 D26 D24 [ 28 29 | GND D25



## functional block diagram







Figure 1. Typical 'LVDS93 Load and Shift Sequences

# equivalent input and output schematic diagrams



## absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub> (see Note Voltage range at any output terminal, V |                     |                                  |
|-----------------------------------------------------------------------------------------|---------------------|----------------------------------|
| Voltage range at any input terminal, V <sub>I</sub>                                     |                     | <br>–0.5 V to 5.5 V              |
| Electrostatic discharge (see Note 2):                                                   | Bus Pins (Class 3A) | <br>6 KV                         |
|                                                                                         | Bus Pins (Class 2B) | <br>                             |
|                                                                                         | Bus Pins (Class 2A) | <br>6 KV                         |
|                                                                                         | Bus Pins (Class 2B) | <br>200 V                        |
| Continuous total power dissipation                                                      |                     | <br>See Dissipation Rating Table |
| Operating free-air temperature range,                                                   | T <sub>A</sub>      | <br>–40°C to 85°C                |
| Storage temperature range, T <sub>stq</sub>                                             |                     | <br>–65°C to 150°C               |
| Lead temperature 1,6 mm (1/16 inch)                                                     |                     |                                  |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values are with respect to the GND terminals.

#### **DISSIPATION RATING TABLE**

| PACKAGE | $T_{\mbox{\scriptsize A}} \le 25^{\circ}\mbox{\scriptsize C}$ POWER RATING | DERATING FACTOR $\ddagger$ ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|----------------------------------------------------------------------------|--------------------------------------------------------|---------------------------------------|---------------------------------------|
| DGG     | 1377 mW                                                                    | 11 mW/°C                                               | 882 mW                                | 717 mW                                |

<sup>‡</sup> This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

## recommended operating conditions

|                                                | MIN | NOM | MAX | UNIT |
|------------------------------------------------|-----|-----|-----|------|
| Supply voltage, V <sub>CC</sub>                | 3   | 3.3 | 3.6 | V    |
| High-level input voltage, VIH                  | 2   |     |     | V    |
| Low-level input voltage, V <sub>IL</sub>       |     |     | 0.8 | V    |
| Differential load impedance, Z <sub>L</sub>    | 90  |     | 132 | Ω    |
| Operating free-air temperature, T <sub>A</sub> | -40 |     | 85  | °C   |



<sup>2.</sup> This rating is measured using MIL-STD-883C Method, 3015.7.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                                                                       | TEST CONDITIONS                                                                                                       | MIN   | TYP† | MAX   | UNIT |
|---------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|
| VT                  | Input voltage threshold                                                                         |                                                                                                                       |       | 1.4  |       | V    |
| IVodl               | Differential steady-state output voltage magnitude                                              |                                                                                                                       | 247   |      | 454   | mV   |
| ΔIV <sub>OD</sub> I | Change in the steady-state differential output voltage magnitude between opposite binary states | $R_L$ = 100 Ω, See Figure 3                                                                                           |       |      | 50    | mV   |
| Voc(ss)             | Steady-state common-mode output voltage                                                         | See Figure 3                                                                                                          | 1.125 |      | 1.375 | V    |
| VOC(PP)             | Peak-to-peak common-mode output voltage                                                         |                                                                                                                       |       |      | 150   | mV   |
| lн                  | High-level input current                                                                        | VIH = VCC                                                                                                             |       |      | 20    | μΑ   |
| I <sub>IL</sub>     | Low-level input current                                                                         | V <sub>IL</sub> = 0 V                                                                                                 |       |      | ±10   | μΑ   |
| la a                | Chart aircuit autaut aurrent                                                                    | V <sub>OY</sub> = 0 V                                                                                                 |       |      | ±24   | mA   |
| los                 | Short-circuit output current                                                                    | V <sub>OD</sub> = 0 V                                                                                                 |       |      | ±12   | mA   |
| loz                 | High-impedance state output current                                                             | $V_O = 0 V \text{ to } V_{CC}$                                                                                        |       |      | ±20   | μΑ   |
|                     |                                                                                                 | Disabled, All inputs at GNE                                                                                           |       |      | 350   | μΑ   |
| ICC(AVG)            | Quiescent current (average)                                                                     | Enabled, R <sub>L</sub> = 100 $\Omega$ (5 places),<br>Worst-case pattern (see Figure 4),<br>t <sub>C</sub> = 15.38 ns |       | 95   | 120   | mA   |
| Ci                  | Input capacitance                                                                               |                                                                                                                       |       | 3    | ·     | pF   |

<sup>†</sup> All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

## timing requirements

|                 | · .                                                                    |                   |                |                   |      |
|-----------------|------------------------------------------------------------------------|-------------------|----------------|-------------------|------|
|                 |                                                                        | MIN               | NOM            | MAX               | UNIT |
| t <sub>C</sub>  | Input clock period                                                     | 15.4              | t <sub>C</sub> | 50                | ns   |
| t <sub>W</sub>  | High-level input clock pulse width duration                            | 0.4t <sub>C</sub> |                | 0.6t <sub>C</sub> | ns   |
| t <sub>t</sub>  | Input signal transition time                                           |                   |                | 5                 | ns   |
| t <sub>su</sub> | Data setup time, D0 through D27 before CLKIN↑ or CLKIN↓ (See Figure 2) | 3                 |                |                   | ns   |
| th              | Data hold time, D0 through D27 after CLKIN↓ or CLKIN↑ (See Figure 2)   | 1.5               |                |                   | ns   |

# switching characteristics over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                                    | TEST CONDITIONS                                                                 | MIN                                                 | TYP <sup>†</sup>   | MAX                                 | UNIT |
|---------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------|--------------------|-------------------------------------|------|
| t <sub>0</sub>      | Delay time, CLKOUT↑ to serial bit position 0                                 |                                                                                 | -0.20                                               | 0                  | 0.20                                | ns   |
| t <sub>1</sub>      | Delay time, CLKOUT <sup>↑</sup> to serial bit position 1                     |                                                                                 | $\frac{1}{7}t_{C} - 0.20$                           |                    | $\frac{1}{7}t_{C} + 0.20$           | ns   |
| t <sub>2</sub>      | Delay time, CLKOUT↑ serial bit position 2                                    |                                                                                 | $\frac{1}{7}t_{C} - 0.20$ $\frac{2}{7}t_{C} - 0.20$ |                    | $\frac{2}{7}t_{C} + 0.20$           | ns   |
| t <sub>3</sub>      | Delay time, CLKOUT↑ serial bit position 3                                    | $t_{\rm C} = 15.38 \text{ ns } (\pm 0.2\%),$                                    | $\frac{3}{7}t_{C}-0.20$                             |                    | $\frac{3}{7}t_{C} + 0.20$           | ns   |
| t <sub>4</sub>      | Delay time, CLKOUT↑ to serial bit position 4                                 |                                                                                 | $\frac{4}{7}t_{C}-0.20$                             |                    | $\frac{4}{7}t_{C} + 0.20$           | ns   |
| t <sub>5</sub>      | Delay time, CLKOUT↑ to serial bit position 5                                 |                                                                                 | $\frac{5}{7}$ t <sub>C</sub> - 0.20                 |                    | $\frac{5}{7}$ t <sub>C</sub> + 0.20 | ns   |
| t <sub>6</sub>      | Delay time, CLKOUT↑ to serial bit position 6                                 |                                                                                 | $\frac{6}{7}t_{C}-0.20$                             |                    | $\frac{6}{7}t_{C} + 0.20$           | ns   |
| t <sub>sk(o)</sub>  | Output skew, $t_n - \frac{n}{7}t_C$                                          |                                                                                 | -0.20                                               |                    | 0.20                                | ns   |
| t <sub>7</sub>      | Delay time, CLKIN↓ or CLKIN↑ to CLKOUT↑                                      | $t_{\rm C}$ = 15.38 ns (±0.2%),<br> Input clock jitter  < 50 ps‡, See Figure 5  |                                                     | 4.2                |                                     | ns   |
| t <sub>C(O)</sub>   | Output clock period                                                          |                                                                                 |                                                     | t <sub>C</sub>     |                                     | ps   |
|                     | Output also a control of the San         | $t_{\text{C}}$ = 15.38 ns + 0.75sin(2 $\pi$ 500E3t) $\pm$ 0.05 ns, See Figure 6 |                                                     | ±80                |                                     | ps   |
| Δt <sub>C</sub> (o) | Output clock cycle-to-cycle jitter\$                                         | tc = 15.38 ns + 0.75sin( $2\pi 3$ E6t) ± 0.05 ns,<br>See Figure 6               |                                                     | ±300               |                                     | ns   |
| t <sub>W</sub>      | High-level output clock pulse duration                                       |                                                                                 |                                                     | $\frac{4}{7}t_{C}$ |                                     | ps   |
| t <sub>t</sub>      | Differential output voltage transition time $(t_{\Gamma} \text{ or } t_{f})$ | See Figure 3                                                                    | 260                                                 | 700                | 1500                                | ps   |
| t <sub>en</sub>     | Enable time, SHTDN↑ to phase lock (Yn valid)                                 | See Figure 7                                                                    |                                                     | 1                  |                                     | ms   |
| <sup>t</sup> dis    | Disable time, SHTDN↓ to off-state (CLKOUT low)                               | See Figure 8                                                                    |                                                     | 250                |                                     | ns   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C. ‡ Input clock jitter is the magnitude of the charge in the input clock period

<sup>§</sup> The output clock jitter is the change in the output clock period from one cycle to the next cycle observed over 15,000 cycles.

## PARAMETER MEASUREMENT INFORMATION



NOTE: All input timing is defined at 1.4 V on an input signal with a 10% to 90% rise or fall time of less than 5 ns.

Figure 2. Setup and Hold Time Definition



NOTE A: The lumped instrumentation capacitance for any single-ended voltage measurement is less than or equal to 10 pF. When making measurements at YP or YM, the complementary output is similarly loaded.

#### (a) SCHEMATIC



Figure 3. Test Load and Voltage Definitions for LVDS Outputs



## PARAMETER MEASUREMENT INFORMATION



NOTE A: The worst-case test pattern produces nearly the maximum switching frequency for all of the LVDS outputs. Pattern with CLKSEL low shown.

Figure 4. Worst-Case Test Pattern (CLKSEL low shown)



Figure 5. Timing Definitions





Figure 6. Output Clock Jitter Test Setup



Figure 7. Enable Time Waveforms (CLKSEL low shown)



Figure 8. Disable Time Waveforms (CLKSEL low shown)

## **TYPICAL CHARACTERISTICS**

## WORST-CASE SUPPLY CURRENT



Figure 9

#### **APPLICATION INFORMATION**

#### 16-bit bus extension

In a 16-bit bus application (Figure 10), TTL data and clock coming from bus transceivers that interface the backplane bus arrive at the Tx parallel inputs of the LVDS serdes transmitter. The clock associated with the bus is also connected to the device. The on-chip PLL synchronizes this clock with the parallel data at the input. The data is then multiplexed into three different line drivers which perform the TTL to LVDS conversion. The clock is also converted to LVDS and presented to a separate driver. This synchronized LVDS data and clock at the receiver, which recovers the LVDS data and clock, performs a conversion back to TTL. Data is then demultiplexed into a parallel format. An on-chip PLL synchronizes the received clock with the parallel data, and then all are presented to the parallel output port of the receiver.



Figure 10. 16-Bit Bus Extension

## 16-bit bus extension with parity

In the previous application we did not have a checking bit that would provide assurance that the data crosses the link. If we add a parity bit to the previous example, we would have a diagram similar to the one in Figure 11. The device following the SN74FB2032 is a low-cost parity generator. Each transmit-side transceiver/parity generator takes the LVTTL data from the corresponding transceiver, performs a parity calculation over the byte, and then passes the bits with its calculated parity value on the parallel input of the LVDS serdes transmitter. Again, the on-chip PLL synchronizes this transmit clock with the eighteen parallel bits (16 data + 2 parity) at the input. The synchronized LVDS data/parity and clock arrive at the receiver.

The receiver performs the conversion from LVDS to LVTTL and the transceiver/parity generator performs the parity calculations. These devices compare their corresponding input bytes with the value received on the parity bit. The transceiver/parity generator will assert its parity error output if a mismatch is detected.

#### APPLICATION INFORMATION



Figure 11. 16-Bit Bus Extension With Parity

## low cost virtual backplane transceiver

Figure 12 represents LVDS serdes in an application as a virtual backplane transceiver (VBT). The concept of a VBT can be achieved by implementing individual LVDS serdes chipsets in both directions of subsystem serialized links.

Depending on the application, the designer will face varying choices when implementing a VBT. In addition to the devices shown in Figure 12, functions such as parity and delay lines for control signals could be included. Using additional circuitry, half-duplex or full-duplex operation can be achieved by configuring the clock and control lines properly.

The designer may choose to implement an independent clock oscillator at each end of the link and then use a PLL to synchronize LVDS serdes's parallel I/O to the backplane bus. Resynchronizing FIFOs may also be required.



Figure 12. Virtual Backplane Transceiver



## **MECHANICAL DATA**

## DGG (R-PDSO-G\*\*)

## 48 PIN SHOWN

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated