SLWS057 – AUGUST 1999

- $\bullet$  **2-GHz Main Synthesizer, Which Incorporates a Dual-Mode 32/33 and 64/65 Prescaler for Fractional-N Operation**
- $\bullet$  **200-MHz Auxiliary Synthesizer, Which Incorporates an 8/9 Prescaler**
- $\bullet$  **Separate Supply Terminals for Main and Auxiliary Charge Pumps**
- $\bullet$ **Internal Compensation for Fractional Spurs**
- $\bullet$ **Low Phase Noise**
- $\bullet$ **Normal and Integral Charge Pump Outputs**
- $\bullet$  **Fully Programmable Main and Auxiliary Dividers**
- $\bullet$ **Serial Data Interface**
- $\bullet$ **Direct I/Q Modulator**
- $\bullet$ **Control Logic for Power-Down Modes**
- $\bullet$  **Single-Sideband Suppressed Carrier (SSBSC) Converter to Generate TX Carrier**
- $\bullet$ **200-MHz TXIF Synthesizer and Oscillator**
- $\bullet$  **Variable Gain Amplifier (VGA) With 50 dB of Dynamic Range**
- $\bullet$  **900-MHz Power Amplifier (PA) Driver With 9 dBm Typical Output Power**
- $\bullet$ **Reference and Clock Buffers**
- $\bullet$  **158 mA Typical Total Operating Current at 3.75 V Supply**
- $\bullet$ **48-Pin Quad Flatpack (LQFP)**





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

**PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.**



Copyright © 1999, Texas Instruments Incorporated

SLWS057 – AUGUST 1999

#### **description**

The TRF3040 is an integrated transmit modulator/synthesizer circuit suitable for 900-MHz analog and digital cellular telephones. It consists of a transmit intermediate frequency (TXIF) synthesizer and oscillator, a single-sideband suppressed carrier (SSBSC) converter, a direct conversion I/Q modulator, a variable gain amplifier (VGA) with a power amplifier (PA) driver, a main channel fractional-N synthesizer, an auxiliary channel synthesizer, a crystal oscillator reference buffer, and clock buffers in a small surface-mount package. Very few external components are required.

The TXIF synthesizer produces the offset signal, TXIF, needed to translate the external local oscillator (TXLO) signal to the correct transmission frequency. The TXIF\_VCO (voltage controlled oscillator) can operate from 90 MHz to 200 MHz, depending on the component values chosen for the external tank circuit. The TXLO signal may be differential or single-ended input.

The direct conversion I/Q modulator places the modulation signal  $(\pi/4\text{-DQPSK}, \text{FM})$  directly on top of the transmit carrier frequency.

The VGA has an output range of –41 dBm to 9 dBm into a 200-Ω differential load. The balanced output signal simplifies the board layout making it easier to meet isolation requirements.



SLWS057 – AUGUST 1999

### **functional block diagram**





SLWS057 – AUGUST 1999

## **Terminal Functions**



† Pins have limited ESD protection



SLWS057 – AUGUST 1999

### **absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†**



† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device, at these or any other conditions beyond those indicated under "recommended operating conditions", is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: Voltage values are in respect to  $VSSA$  ( $VSSA = VSSP = VSS = GND$ )

### **recommended operating conditions**



## dc electrical characteristics  $V_{CCP} = V_{DD} = V_{DDA} = 3.75$  V,  $T_A = 25^{\circ}$ C (unless otherwise noted)

### **supply current I = ICCP + IDD + IDDA**



## dc electrical characteristics  $V_{CCP} = V_{DD} = V_{DDA} = 3.75 V$ ,  $T_A = 25°C$  (unless otherwise noted) **(continued)**

#### **digital interface**





SLWS057 – AUGUST 1999

#### **charge pump PHA**



#### charge pump PHP, normal mode, V<sub>RF</sub> = V<sub>DDA</sub> (see Note 2)



NOTE 2: When a serial input word A is programmed, the main charge pump on the PHP and PHI is in the speed-up mode as long as STROBE is high in standard programming or until the speed-up mode counter reaches its terminal count. When this is not the case, the main charge pumps are in normal mode.

### charge pump PHP, speed-up mode, V<sub>RF</sub> = V<sub>DDA</sub> (see Note 2)



NOTE 2: When a serial input word A is programmed, the main charge pump on the PHP and PHI is in the speed-up mode as long as STROBE is high in standard programming or until the speed-up mode counter reaches its terminal count. When this is not the case, the main charge pumps are in normal mode.

#### charge pump PHI, speed-up mode, V<sub>RF</sub> = V<sub>DDA</sub> (see Note 2)



NOTE 2: When a serial input word A is programmed, the main charge pump on the PHP and PHI is in the speed-up mode as long as STROBE is high in standard programming or until the speed-up mode counter reaches its terminal count. When this is not the case, the main charge pumps are in normal mode.



SLWS057 – AUGUST 1999

### dc electrical characteristics  $V_{CCP} = V_{DD} = V_{DDA} = 3.75$  V,  $T_A = 25^{\circ}$ C (unless otherwise noted) **(continued)**

### fractional compensation PHP, normal mode, V<sub>RN</sub> = V<sub>DDA</sub> (see Note 2)



NOTE 2: When a serial input word A is programmed, the main charge pump on the PHP and PHI is in the speed-up mode as long as STROBE is high in standard programming or until the speed-up mode counter reaches its terminal count. When this is not the case, the main charge pumps are in normal mode.

### fractional compensation PHP, speed-up mode, V<sub>RN</sub> = V<sub>DDA</sub> (see Note 2)



NOTE 2: When a serial input word A is programmed, the main charge pump on the PHP and PHI is in the speed-up mode as long as STROBE is high in standard programming or until the speed-up mode counter reaches its terminal count. When this is not the case, the main charge pumps are in normal mode.

#### fractional compensation PHI, speed-up mode, V<sub>RN</sub> = V<sub>DDA</sub> (see Note 2)



NOTE 2: When a serial input word A is programmed, the main charge pump on the PHP and PHI is in the speed-up mode as long as STROBE is high in standard programming or until the speed-up mode counter reaches its terminal count. When this is not the case, the main charge pumps are in normal mode.

#### **charge pump leakage currents**





SLWS057 – AUGUST 1999

# ac electrical characteristics  $V_{CCP} = V_{DD} = V_{DDA} = 3.75$  V,  $T_A = 25^{\circ}$ C (unless otherwise noted)

### **transmit intermediate frequency synthesizer, SSBSC converter and I/Q modulator**



NOTE 3: Parameters may vary depending on external output matching circuit.



SLWS057 – AUGUST 1999

### **ac electrical characteristics VCCP = VDD = VDDA = 3.75 V, TA = 25**°**C (unless otherwise noted) (continued)**

### **frequency synthesizers**

#### **main divider**



#### **reference divider**



#### **auxiliary divider**



### **timing requirements, serial data interface (see Figure 6)**





SLWS057 – AUGUST 1999

### **PARAMETER MEASUREMENT INFORMATION**

### **charge-pump current output definitions**



**Figure 1. Charge-Pump Output Current Definitions**

The relative output current variation is defined as the percent difference between charge-pump current output at two charge-pump output voltages and the mean charge-pump current output (see Figure 1):

$$
\frac{\Delta I_{\text{OUT REL}}}{|I_{\text{OUT MEAN}}|} = 2 \times \frac{\left( I_2 - I_1 \right)}{\left| \left( I_2 + I_1 \right) \right|} \times 100\%; \text{ with } V_1 = 0.7 \text{ V}, V_2 = V_{\text{DDA}} - 0.8 \text{ V}.
$$

Output current matching is defined as the difference between charge-pump sinking current output and charge-pump sourcing current output at a given charge-pump output (see Figure 1).

 $\Delta$ IOUT MATCH = ISINK – ISOURCE; with  $V_1 \leq V_0$ Itage  $\leq V_2$ .

 $\mathcal{L}$ 



SLWS057 – AUGUST 1999

### **APPLICATION INFORMATION**



**Figure 2. Evaluation Board Schematic**



SLWS057 – AUGUST 1999



**APPLICATION INFORMATION**





SLWS057 – AUGUST 1999



**Figure 2. Evaluation Board Schematic (continued)**



SLWS057 – AUGUST 1999



**Figure 2. Evaluation Board Schematic (PC Interface and Evaluation Board DC Supply Circuitry Only) (continued)**



SLWS057 – AUGUST 1999

### **APPLICATION INFORMATION**

### **Table 1. TRF3040 Evaluation Board Parts List**





SLWS057 – AUGUST 1999

### **APPLICATION INFORMATION**

### **Table 1. TRF3040 Evaluation Board Parts List (continued)**





SLWS057 – AUGUST 1999

## **APPLICATION INFORMATION**



### **Table 1. TRF3040 Evaluation Board Parts List (continued)**



SLWS057 – AUGUST 1999

## **PRINCIPLES OF OPERATION**

#### **operational modes**

The TRF3040 has two separate operational modes: an advanced mobile phone system (AMPS) mode, and a digital advanced mobile phone system (DAMPS) mode, both of which are selected based on which cellular system is in use. In addition, the TRF3040 can be operated in different power-saving mode settings. The power-saving modes disable the circuitry that is not in use at the time in order to reduce power consumption. During sleep mode, only the circuitry required to provide a master clock to the digital portion of the system is active. In standby mode, the main synthesizer, the auxiliary synthesizer, and the master clock circuitries are enabled. In transmit mode, all functions of the device are enabled. Table 2 describes the functions that are enabled during each mode, and Table 3 describes the related programming control bit(s).









#### **frequency synthesizer**

The frequency synthesizer consists of the serial data interface, the main channel synthesizer, and the auxiliary synthesizer. Figure 3 illustrates the functionality of the frequency synthesizer.



SLWS057 – AUGUST 1999



## **PRINCIPLES OF OPERATION**

**Figure 3. Frequency Synthesizer Functional Block Diagram**



SLWS057 – AUGUST 1999

## **PRINCIPLES OF OPERATION**

### **serial programming input**

The TRF3040 operates using CLOCK, DATA, and STROBE pins of the serial data interface. The serial programming data is structured into 24-bit words, of which one or four bits are dedicated address bits.

Figure 4 shows the format and the content of each word. Table 4 lists the symbols, number of bits, and the function for each word used in the standard programming mode  $(ALT = 0)$ . Similarly, the alternate programming mode ( $ALT = 1$ ) is described in Figure 5 and Table 5.

Figure 6 shows the timing diagram for the serial input. When the STROBE goes low, the signal on the DATA input is clocked into a shift register on the positive edges of the CLOCK. When the STROBE goes high, depending on the 1 or 4 address bit(s), data is latched into different working or temporary registers. To fully program the modulator/synthesizer, five words must be sent: G, D, C, B, and A. The E-word is for testing purposes only.

The A-word contains new data for the main divider. The A-word is loaded into the working registers only when a main divider synchronization signal is active to avoid phase jumps when reprogramming the main divider.

The data for CN and PR is stored by the B-word in temporary registers. The data in these temporary registers is loaded into the work registers together with the A-word. This avoids false main-divider input when the A-word is loaded.

The value of the auxiliary divider ratio, NA, is defined by a 13-bit field, and the operational mode of the main synthesizer is determined by the least significant bit (LSB) of the C-word:

Standard mode:  $ALT = 0$ Alternate mode:  $ALT = 1$ 

The content of the D-word defines the operation of the reference divider. The OR function of bits EA and EM enables the buffer/amplifier input stage. The reference divider ratio is determined by the value of NR. The main and auxiliary synthesizer sections can individually select a reference postscaler division of 1, 2, 4, or 8 by selecting fields RSM and RSA, respectively.

The G-word programs all other functions: VGA power control,  $\div$  N (TXIF loop), SE (TXIF synthesizer loop enable), AMPS and DAMPS modes, and sleep mode.

The E-word is for testing purposes only and is reset when programming the D-word.



SLWS057 – AUGUST 1999



### **PRINCIPLES OF OPERATION**





SLWS057 – AUGUST 1999

### **PRINCIPLES OF OPERATION**

#### **Table 4. Standard Programming (ALT = 0) Function Table (see Notes 4 and 5)**



 $\dagger$  Not including reset cycles and fractional-N effects. R1 = 64, R2 = 65, R3 = 72.

NOTES: 4. Data bits are shifted in on the leading clock edge, with the least significant bit (LSB) first in and the most significant bit (MSB) last. 5. On the rising edge of the strobe and with the address decoder output = 1, the contents of the input shift register are transferred to the working registers. The strobe rising edge comes one-half clock period after the clock edge on which the MSB of a word is shifted in.

6. Field bits setting for the TXIF synthesizer divider ratio



- 7. The MODE bit allows a reduction in current for the DUALTX output driver while in AMPS mode.
- 8. The ALT programming bit allows the user to specify an enhanced programming scheme which allows for a fully programmable fractional modulus of 1 to 16 for the main synthesizer.



SLWS057 – AUGUST 1999





**Figure 5. Serial Input Word Format (Alternate Programming, ALT = 1)**



SLWS057 – AUGUST 1999

## **PRINCIPLES OF OPERATION**

### **Table 5. Alternate Programming (ALT = 1) Function Table**





**Figure 6. Serial Input Timing Sequence**



SLWS057 – AUGUST 1999

## **PRINCIPLES OF OPERATION**

#### **reference variable divider**

The internal reference signal INR, which is generated by the external crystal oscillator, is amplified to logic level by a single-ended input buffer. The OR function of the serial input bits EM an EA enables this input buffer. Subsequently, the output of the input buffer feeds the reference divider which consists of a 12-bit programmable divide-by-NR (NR = 4 to 4095) and a four-section postscaler. The main and auxiliary synthesizer sections can individually select a reference postscaler division of 1, 2, 4, or 8 by selecting RSM and RSA, respectively, as shown in Figure 7.



**Figure 7. Reference Variable Divider**

### **auxiliary variable divider**

The input signal on INA is amplified to logic level by a single-ended input buffer, which has sufficient sensitivity for direct connection to a typical VCO (200 mVpp at 200 MHz). The input stage is enabled when the serial control bit EA = 1. The auxiliary divider consists of a 13-bit programmable divider with a 8/9 dual-modulus prescaler. The 13-bit field divider is composed of two separate counters: a 3-bit NA2 counter and a 10-bit NA1 counter. The total divider ratio value can be expressed as:  $NA = 8 \times (NA1 - NA2) + 9 \times NA2$ , where  $7 \le NA1 \le 1023$ , and  $0 \leq N_A$   $\leq$  7. This results in a continuous integral divide range of 56 to 8191. The detail of the 13-bit field of the auxiliary divider is shown in Figure 8.







SLWS057 – AUGUST 1999

## **PRINCIPLES OF OPERATION**

#### **main variable divider – general**

The input signal on RXLO is amplified to a logic level by a differential-input comparator giving a common mode rejection. The input stage is enabled by serial control bit  $EM = 1$ . Disabling means that all currents in the comparator are switched off. The main variable divider is programmed using two different schemes: standard and alternate.

The standard programming scheme (ALT=0) is referenced to a main divider section that implements a dual/triple-modulus prescaler [(64/65)/(64/65/72)] design. The dual/triple modulus prescaler is actually synthesized using a 32/33 dual-modulus prescaler with conversions that occur within the TRF3040 and are transparent to the user.

Depending on the value of the prescaler select PR, the bit capacity for NM1, NM2, and NM3 is defined, as listed in Table 6 (see also Figure 4).

| <b>BIT CAPACITY</b> |                 |            |                 |  |
|---------------------|-----------------|------------|-----------------|--|
| <b>PR</b>           | NM <sub>1</sub> | <b>NM2</b> | NM <sub>3</sub> |  |
| 00                  | 12              |            |                 |  |
| 01                  | 12              |            |                 |  |
| 10                  | 12              |            |                 |  |
|                     | 12              |            |                 |  |

**Table 6. Main Variable Divider Bit Capacity**

The total N-division ratio, as a function of the 64/65 dual-modulus and the 64/65/72 triple-modulus prescaler can be expressed as:

- $\bullet$  $N_{\text{total}} = 64(NM1 + 2) + 65(NM2)$ , where PR = 0X,
- $\bullet$  $N_{total} = 64(NM1 + 2) + 65(NM2) + 72(NM3 + 1)$ , where PR = 1X.

For contiguous channels, the values of NM1, NM2, and NM3 are defined:

- $\bullet$ For PR = 0X: 61  $\le$  NMI  $\le$  4095 and 0  $\le$  NM2  $\le$  63, which yields minimum and maximum divide ratios of 4032 and 266303, respectively.
- $\bullet$ For PR = 1X: 14  $\le$  NMI  $\le$  4095 and 0  $\le$  NM2  $\le$  15 and 0  $\le$  NM3  $\le$  15, which yields minimum and maximum divide ratios of 1096 and 264335, respectively.

The alternate programming scheme (ALT=1) is provided for ease of use. The 32/33 dual modulus prescaler is the reference of the alternate programming scheme. Referring to the A-word of Figure 4 shown previously, the main divider consists of 18-bit NM-field counters. The NM-field counter section is composed of two separate counters: a 5-bit A-counter and a 13-bit B-counter, as shown in Figure 9. The prescaler divides by 33 until the A-counter reaches terminal count and then divides by 32 until the B-counter reaches terminal count where upon both counters reset and the cycle repeats.

The total NM division is defined as:

 $NM_{\text{Total}} = 32(B - A) + 33(A)$ , where  $0 \le A \le 31$  and  $31 \le B \le 8191$ .

This results in a continuous integral divide range of 992 to 262143. If B < 31, the synthesizer no longer provides contiguous channels. It is important to note that the value assigned to A is never greater than the value assigned to B.



SLWS057 – AUGUST 1999

## **PRINCIPLES OF OPERATION**



**main variable divider – general (continued)**

**Figure 9. Main Divider Organization**

### **main variable divider – synchronization**

The A-word is loaded into working registers only when a main divider synchronization signal is active in order to avoid phase jumps when reprogramming the main divider. The synchronization signal is generated by the main divider and is active when the main divider reaches its terminal count; also at this time, a main divider output pulse is sent to the main phase detector. The new A-word is correctly loaded provided that the STROBE signal is at an active high.

#### **main variable divider – fractional accumulator**

The TRF3040 main synthesizer loop can operate as a traditional integer-N feedback phase-locked loop or as a fractional-N feedback phase-locked loop. The integer-N feedback loop divides the VCO frequency by integer values of N that result in phase detector reference comparisons at the desired channel spacing. A fractional-N feedback loop divides the VCO frequency by an integer term plus a fractional term that results in phase detector reference comparisons at integer multiples of the desired system channel spacing.

Integer-N division: VCO frequency  $\div N$  = Phase detector reference frequency  $=$  channel spacing

Fractional-N division: VCO frequency  $\div$  (N + NF/FMOD) = Phase detector reference frequency  $=$  FMOD  $\times$  channel spacing

where  $0 \leq NF < FMOD$  and  $1 \leq FMOD \leq 16$ .

Because the programmable main counter and prescaler can not divide by a fraction of an integer, fractional-N division is accomplished by averaging main divider cycles of division by N and N+1. A fractional accumulator that is programmed with values of NF and FMOD is responsible for causing the main counter and prescaler sections to divide by N or N+1.

The fractional accumulator operates modulo-FMOD and is incremented by NF at the completion of each main divider cycle. When the fractional accumulator overflows, division by N+1 occurs. Otherwise, the main counters and prescaler divide by N; division by N+1 is transparent to the user. Table 7 shows the contents of the fractional accumulator and the resulting N or N+1 division for two fractional division ratios.



SLWS057 – AUGUST 1999

## **PRINCIPLES OF OPERATION**



#### **Table 7. Fractional Accumulator Operation**



For example, suppose that the main synthesizer input frequency is 1958.97 MHz, the main phase detector reference frequency is 240 kHz, and a channel spacing of 30 kHz is realized. The value of  $FMOD = 8$  would be selected because 240 kHz/30 kHz = 8. Dividing the main synthesizer input frequency by the reference frequency results in  $1958.97 \div 0.24 = 8162.375 = 8162 + 3/8$ . As a result, the fractional accumulator overflow cycle of this particular frequency is described with NF=3 and FMOD=8 (see Table 7). Figure 10 illustrates the division by N and N+1 for this 3/8 fractional channel example.



**Figure 10. 3/8 Fractional Channel Main Divider Operation**

The mean division over the complete fractional accumulator cycle as shown in Figure 9 is:

$$
N_{MEAN} = \frac{8162 + 8162 + 8163 + 8162 + 8162 + 8163 + 8162 + 8163}{8} = 8162.375
$$
  
= 8162 + 3/8.

Therefore, fractional channels are available every 30 kHz or 240 kHz  $\frac{1}{\text{FMOD}} = \frac{240 \text{ kHz}}{8}$ .

### **main divider – integer channels**

In the case where NF = 0, only division by N occurs and the fractional accumulator essentially is steady state with a numerator of 0 and never increments or overflows. A channel that requires NF = 0 is a pure integer channel because the fractional term of  $\frac{\mathsf{NF}}{\mathsf{FMOD}}$  is zero.



SLWS057 – AUGUST 1999

## **PRINCIPLES OF OPERATION**

### **main divider – fractional-N sidebands and compensation**

Programming a fractional-N channel means the main divider and prescaler divide by N or N + 1 as dictated by the operation of the fractional accumulator. Because the main divider operation is integer in nature and the desired VCO frequency is not, the output of the main phase detector is modulated with a resultant fractional-N phase ripple that, if left uncompensated, produces sideband energy. This phase ripple is proportional and synchronized to the contents of the fractional accumulator that is used to control fractional-N sideband compensation. Only channels that require a nonzero value of NF have the fractional-N sideband energy. The fractional-N sidebands appear at offset frequencies from the VCO fundamental tone, which are multiples of NF/FMOD. Figure 11 shows the fractional-N phase detector ripple for a 3/8 fractional channel.



**Figure 11. Fractional-N Phase Detector Ripple for 3/8 Fractional Channel**

The TRF3040 has internal circuitry that provides a means to compensate for the phase detector fractional-N phase ripple thereby significantly reducing the magnitude of the fractional-N sidebands. Because the current waveform output of the main phase-locked loop (PLL) proportional charge pumps is modulated with the phase detector fractional-N phase ripple, a fractional-N compensation charge pump output is summed with the main PLL proportional charge pump.

Figure 12 shows the fractional-N ripple magnitude on the main PHP charge pump output. The magnitude is essentially constant and the pulse width is modulated with the contents of the fractional accumulator. The area under the Main PHP charge pump curve represents the amount of charge delivered to the system loop filter network. In order to minimize fractional-N sidebands in the VCO spectrum, the compensation current waveform is generated to have *equal* and *opposite* sign magnitude *areas* as the main PHP charge pump.



**Figure 12. Main PHP and Compensation Charge Pump Fractional-N Waveforms for 3/8 Fractional Channel**



SLWS057 – AUGUST 1999

## **PRINCIPLES OF OPERATION**

### **main divider – fractional-N sidebands and compensation (continued)**

The compensation waveform is pulse-amplitude modulated with the contents of the fractional accumulator. The main PHP pulse magnitude is much larger than the compensation pulse magnitude, but the compensation pulse has a much longer duration than that of the main PHP pulse. The compensation pulse is optimally centered about the main PHP charge pump pulse in order to avoid additional sideband energy due to phase-offset between the main and compensation pulses.

The following step illustrates a method for determining correct values for RN, RF, and CN for minimal fractional-N sidebands based on VCO frequency and reference frequency.

#### Assumptions:

The main VCO is locked on channel. The 1970  $\pm$  15-MHz main VCO operation, 1958.19 – 1983.15 MHz. 19.44-MHz reference frequency 240-kHz phase detector reference frequency 288-µA peak main PHP current

1. Determine the fundamental fractional-N pulse-width portion of the main PHP charge-pump output waveform for the lower, upper, and mean frequencies.

$$
Frac_{\text{PW-LWR}} = \frac{1}{f_{\text{PD}}} - \frac{N}{f_{\text{VCO}}} = \frac{1}{240 \text{ kHz}} - \frac{8159}{1958.19 \text{ MHz}} = 63.83 \text{ ps},
$$
\n
$$
Frac_{\text{PW-LWR}} = \frac{1}{f_{\text{PD}}} - \frac{N}{f_{\text{VCO}}} = \frac{1}{240 \text{ kHz}} - \frac{8263}{1983.15 \text{ MHz}} = 63.031 \text{ ps},
$$
\n
$$
Frac_{\text{PW-LWR}} = \frac{Frac_{\text{PW-LWR}}}{1983.15 \text{ MHz}} + \frac{8263}{1983.15 \text{ MHz}} = 63.031 \text{ ps},
$$
\n
$$
Frac_{\text{PW-LWR}} = \frac{63.83 \text{ ps} + 63.031 \text{ ps}}{2} = 63.43 \text{ ps}.
$$

Therefore, the mean unit pulse-width of the fractional-N portion of the main PHP charge-pump output waveform over the VCO frequencies of interest is 63.43 ps. This fundamental pulse width is modulated by the contents of the fractional accumulator. For the 3/8 fractional-N channel example, the pulse width varies as shown in Table 8.

Table 8 also shows the area of the fractional-N portion of the main PHP charge-pump waveform.







SLWS057 – AUGUST 1999

## **PRINCIPLES OF OPERATION**

### **main divider – fractional-N sidebands and compensation (continued)**

1. Determine the pulse width of the compensation charge-pump output waveform.

Comp<sub>PW</sub> = 
$$
\frac{1}{f_{Ref}}
$$
 =  $\frac{1}{19.44 \text{ MHz}}$  = 51.440 ns

2. Determine the fundamental compensation charge pump current magnitude using the fundamental main PHP fractional area.

$$
Comp_{Mag} = \frac{Frac_{Area}}{Comp_{PW}} = \frac{0.018268 \text{ psA}}{51.440 \text{ ns}} = 0.3551 \text{ µA}
$$

Table 9 shows the magnitude of the compensation pulse as a function of the fractional accumulator.

**Table 9. Compensation Pulse Magnitudes for 3/8 Channel**

| $NF = 3$ , $FMOD = 8$           |                                             |  |  |
|---------------------------------|---------------------------------------------|--|--|
| Accumulator<br><b>Numerator</b> | <b>Compensation Pulse</b><br>Magnitude (µA) |  |  |
| 3                               | $3 \times 0.3551 = 1.0653$                  |  |  |
| 6                               | $6 \times 0.3551 = 2.136$                   |  |  |
|                                 | $1 \times 0.3551 = 0.3551$                  |  |  |
| 4                               | $4 \times 0.3551 = 1.4204$                  |  |  |
| 7                               | $7 \times 0.3551 = 2.4857$                  |  |  |
| 2                               | $2 \times 0.3551 = 0.7102$                  |  |  |
| 5                               | $5 \times 0.3551 = 2.4857$                  |  |  |
|                                 | $0 \times 0.3551 = 0$                       |  |  |

3. Using the result of Step 2, determine the value of RF to give the fundamental compensation pulse magnitude.

$$
RF (k\Omega) = \frac{VBG}{40 \times Comp_{Mag}(\mu A)} = \frac{1.25}{40 \times 0.3551} = 88 k\Omega.
$$

4. Determine values of CN and RN to give a main PHP charge-pump peak current of 500 µA. Assume a mid-range value of CN equal 128.

$$
RN(k\Omega) = \left(18.75 \times \frac{CN}{256} \times \frac{1}{I(mA)}\right) - 0.75 = \left(18.75 \times \frac{128}{256} \times \frac{1}{0.288 \text{ mA}}\right) - 0.75 = 32.55 \text{ k}\Omega.
$$

5. The value of the fundamental compensation pulse magnitude calculated in step 3 is fixed, and the compensation pulse width calculated in step 2 is also fixed. However, because the VCO can tune over a significant range of frequencies, the pulse width of the fractional-N portion of the main PHP charge-pump waveform varies, thus the area of the same waveform varies. In order to maintain equal areas under the fractional-N portion of the main PHP charge-pump and compensation waveforms, CN is varied with the VCO frequency. As the VCO frequency increases, the fractional-N portion of the main PHP charge-pump waveform pulse width decreases proportionally, thereby decreasing the area under the same waveform. Therefore, CN must be adjusted to equalize the main PHP and compensation waveform areas. The lower and upper fractional–N pulse widths are calculated using the equations in step 1, as follows:

Frac<sub>PW-LWR</sub> = 64.168 ps for  $f_{VCO}$  = 1958.19 MHz Fracp<sub>W-UPR</sub> = 63.064 ps for  $f_{VCO}$  = 1983.15 MHz



SLWS057 – AUGUST 1999

## **PRINCIPLES OF OPERATION**

#### **main divider – fractional-N sidebands and compensation (continued)**

The fundamental area mean value of the fractional-N portion of the main PHP charge-pump waveform was calculated to be 0.018268 pSA. If the fundamental area of the fractional-N portion of the main PHP charge-pump waveform uses the actual pulse widths calculated in step 1 in place of the average pulse width, the fractional-N main PHP areas are as follows:

Frac<sub>Area-LWR</sub> = 63.83 ps x 0.288 mA = 0.018383 (E-12 second  $\times$  Amps), Frac<sub>Area-UPR</sub> = 63.031 ps x 0.288 mA = 0.018383 (E-12 second  $\times$  Amps).

The actual areas under the fractional-N portion of the main PHP waveform require slight modification in the charge-pump current. The variation of CN required for area equalization can be determined using a simple ratio form:

 $CN_{LWR}$  =  $\frac{Frac_{Area-AVG}}{Frac_{Area-LWR}}$  $\times$  CN<sub>AVG</sub> =  $\frac{0.018268}{0.018383}$   $\times$  128 = 127, CN<sub>UPR</sub> = <sup>Frac</sup>Area–AVG<br>Frac<sub>Area–</sub>UPR  $\times$  CN<sub>AVG</sub> =  $\frac{0.018268}{0.018153}$   $\times$  128 = 129.

Therefore, CN values would vary from 127–129 over the VCO frequency range of 1958.19–1983.15 MHz for optimum fractional-N sideband suppression. Due to component and circuit tolerances, additional deviations in CN may be appropriate.

#### **phase detectors**

The main and auxiliary synthesizer sections (see Figure 13) incorporate dual D-type flip-flop phase-frequency detectors (PFD). The PFD has gain with phase error over a range of  $\pm$ /-2 $\pi$  and exhibits infinite pull-in range. Dead-band compensation about zero phase error is provided by forcing the sourcing and sinking charge pumps to have a minimum on-time rate of  $1/f_{\text{Ref}}$  when the loop is operating in a locked condition.

The phase detectors can be programmed for polarity sense. Normally, external system VCOs have a positive slope control voltage-frequency characteristic. Some VCOs have a negative slope characteristic. The TRF3040 main and auxiliary phase detectors can be programmed for use with positive or negative slope VCOs using the MCP and ACP fields, respectively, in the B word (EPM mode).

For positive slope VCOs:  $MCP = ACP = 0$ ; for negative slope VCOs:  $MCP = ACP = 1$ .



SLWS057 – AUGUST 1999

## **PRINCIPLES OF OPERATION**

### **phase detectors (continued)**



**Figure 13. Main and Auxiliary Phase Detector Circuit**

#### **charge-pump current plans**

The TRF3040 uses internal band-gap references and external resistors to develop biasing reference currents for the various charge pump sections. Three terminals are designated for the external resistors: RN, RF, and RA. Internal, programmable coefficients CN, CL, and CK are also used. Table 10 shows how the external resistors are used to achieve desired charge-pump peak currents.





† The compensation charge-pump current is a pulse-amplitude modulated with the contents of the fractional accumulator. See the section on Main Divider – Fractional-N Sidebands and Compensation.



SLWS057 – AUGUST 1999

### **PRINCIPLES OF OPERATION**

### **charge-pump current plans (continued)**

The average charge-pump current for the PHP, PHI, and PHA terminals is defined by:

$$
I_{\text{AVG}} = \frac{\theta_{\text{error}}}{2\pi} \times I_{\text{PK}}.
$$

#### **loop enable/disable**

The main and auxiliary loops can be enabled and disabled by the contents of enable bits EM and EA, respectively, as described in Table 11. When disabled, all currents in the RF input stages are switched off; the bias currents for the respective charge-pump circuits are switched off as well. When both loops are disabled  $(EM = EA = 0)$ , the reference input stage currents are switched off. The reference chain can be turned off because the serial interface operates independent of the reference input for the loading of serial words.

| EM | EA | <b>ENABLED</b>             | <b>DISABLED</b>            |
|----|----|----------------------------|----------------------------|
|    |    |                            | Main, auxiliary, reference |
|    |    | Auxiliary, reference       | Main                       |
|    |    | Main, reference            | Auxiliary                  |
|    |    | Main, auxiliary, reference |                            |

**Table 11. Loop Enable/Disable**

#### **speed-up mode**

When the main synthesizer frequency is changed, it may be desirable to increase the loop bandwidth for a short time in order to achieve a faster lock time. The proportional charge-pump current is increased and the integral charge-pump current is switched on for the duration of speed-up mode. The *charge-pump current plans* section, illustrates how the charge-pump currents are a function of the external resistor RN and the programmable coefficients CN, CL, and CK.

The duration of speed-up mode is controlled by two different means that are dependent on the operational programming scheme of the TRF3040 device: either the alternate (ALT) or standard (STD) programming scheme. In the alternate programming scheme, the speed-up mode duration is controlled as a function of the G-field in the B-word and the reference frequency divider period.

Duration

\n
$$
ALT = G \times \frac{NR}{f_{REFIN}}
$$
\nALT speed-up mode duration

The content of the G-field is the value of the most significant 4 bits of a total 8-bit programming operation. The least significant 4 bits are static 1 bits. Therefore the minimum of Duration<sub>ALT</sub> is:

$$
Duration_{ALTmin} = 15 \times \frac{NR}{f_{REFIN}},
$$

and the maximum of Duration $AT$  is:

$$
Duration_{ALTmax} = 255 \times \frac{NR}{f_{REFIN}},
$$

When the TRF3040 is operated in standard programming scheme, the speed-up mode duration is a function of the STROBE signal associated with the A-word. When the STROBE signal following an A-word write operation goes active, speed-up mode currents begin and persist until the STROBE signal is returned to an inactive state.



SLWS057 – AUGUST 1999

## **PRINCIPLES OF OPERATION**

#### **lock detect**

The LOCK terminal can be polled to determine the synthesizer lock condition of either or all three loops. The lock detect function is described by the Boolean expression:

$$
LOCK~=~\left(LD_{Main}~+~\overline{EM}\right)\times\left(LD_{Aux}~+~\overline{EA}\right)~\times~\left(TXIF\_LD~+~\overline{SE}\right)
$$

#### **test modes**

The LOCK terminal may be used for test operation. When test modes are enabled, the LOCK terminal is connected to internal nodes of the TRF3040. Test modes are enabled by writing to the E-word. Test modes are disabled by writing zeros to the E-word. These bits are also reset to zero when the D-word is written. Table 12 lists all available test modes and associated programming bits.



#### **Table 12. Test Modes**

#### **transmit modulator**

The transmit modulator section of the TRF3040 is composed of a transmit intermediate frequency synthesizer reset circuit that controls the operation of the transmit modulator, a transmit intermediate frequency phase-locked loop that generates the intermediate transmit frequency (TXIF), a single-sideband suppressed carrier (SSBSC) converter, an I/Q modulator, and an output VGA.

#### **transmit intermediate frequency synthesizer reset circuit**

Figure 14 and Figure 15 reveal that the falling edge of the STROBE toggles the Q output of flip flop (1) to a 1 state, which enables the TXIF phase detector, the TXIF\_VCO, the divide-by-N, the TXIF buffer, and the SSB converter. Once the synthesizer is locked, the TXEN signal (enable = 1) turns on the modulator and the VGA. The rising edge of TXEN has no affect on  $SYN_{FN}$  as shown in Figure 15. However, the falling edge of TXEN toggles the  $\overline{Q}$  output of flip flop (2) to a 0 state which resets flip flop (1) and causes SYN<sub>FN</sub> to go to a 0 state, thus disabling the transmit intermediate synthesizer, the I/Q modulator, and the VGA.



SLWS057 – AUGUST 1999



### **PRINCIPLES OF OPERATION**

**Figure 14. Transmit Intermediate Frequency Synthesizer Reset Circuit**



**Figure 15. Transmit Intermediate Frequency Synthesizer Reset Circuit Timing Diagram**



SLWS057 – AUGUST 1999

## **PRINCIPLES OF OPERATION**

### **transmit intermediate frequency (TXIF) synthesizer**

The transmit intermediate frequency (TXIF) PLL portion of the TRF3040 design consists of the following functional blocks: a reference oscillator, a TXIF phase detector, a divide-by-N (÷N), a TXIF\_VCO, and an external passive loop filter.

### **reference oscillator**

The reference crystal oscillator (XTAL OSC) generates the internal reference signal INR. This signal is directly fed to the phase detector of the PLL in the transmit modulator section and to three other different buffers. The first buffer feeds the reference divider of the main phase detector and the auxiliary phase detector. The second buffer, MCLK, is used to provide a clock for external digital circuitry, which is always on. The third buffer, RCLK, is used as a clock for the external circuitry that is used in standby and transmit modes.

### **TXIF phase detector and charge pump**

The phase comparator compares the output of the divider with the reference oscillator. It provides an output proportional to the phase difference between the divided down TXIF\_VCO and the reference. This output is then filtered and used as the control voltage input to the TXIF\_VCO. The phase detector is a Gilbert multiplier cell type, with a linear output from 0 to  $\pi$  ( $\pi/2 \pm \pi/2$ ), followed by a charge pump. The charge-pump peak output current could be programmable to 6.4 mA using an external resistor.

#### **TXIF lock detect**

A lock detect signal is provided and ANDed together with lock detect signals from both the main channel synthesizer and auxiliary synthesizer. While in standby mode, the lock detect signal is forced to a valid lock state so that the lock detect signal will indicate when the main and auxiliary phase detectors achieve phase lock.

#### **divide-by-N**

The ÷N is a 2-bit programmable divider that can be configured for any integer division from 6 to 9. The field bits setting for this ÷N is described in Note 6. The divider converts the VCO output down to the reference frequency before feeding it into the phase comparator.

### **TXIF\_VCO**

The voltage controlled oscillator, TXIF\_VCO, generates the transmit IF frequency, TXIF, between 90 MHz and 200 MHz. This TXIF\_VCO is configured using an external parallel inductor and a dual common-cathode tuning-varactor diode. DC blocking capacitors are used to isolate the varactor control voltage from the VCO tank dc bias voltages.

### **SSBSC converter and TXIF buffer**

The TXIF buffer provides isolation between the SSBSC converter and the TXIF\_VCO output. The converter is an active Gilbert cell multiplier (matched pair) combined with two quadrature phase shift networks and a band-pass filter. The SSBSC converter rejects the unwanted upper sideband that would normally occur during the conversion process.



SLWS057 – AUGUST 1999

## **PRINCIPLES OF OPERATION**

### **I/Q modulator**

The quadrature modulator is an active Gilbert cell multiplier (matched pair) with cross-coupled outputs. These outputs are provided to the variable gain amplifier, DUALTX VGA.

### **variable gain amplifier (VGA) and power amplifier (PA) driver**

The DUALTX VGA power control circuit has a control range of 50 dB (–41 dBm to 9 dBm) with a monotonically decreasing slope, 0.5 dB per step (typical), as shown in Figure 16. A 4:1 balun is used on the applications circuit to transform the 200- $\Omega$  differential output impedance of the PA driver to a 50- $\Omega$  single-ended impedance for testing purposes.



**Figure 16. Power Control**



SLWS057 – AUGUST 1999

### **MECHANICAL DATA**

**PT (S-PQFP-G48) PLASTIC QUAD FLATPACK**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Falls within JEDEC MS-026
- D. This may also be a thermally enhanced plastic package with leads connected to the die pads.



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Ti's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright 1999, Texas Instruments Incorporated